### HIP2103, HIP2104 60V, 1A/2A Peak, Half-Bridge Driver with 4V UVLO The <u>HIP2103</u> and <u>HIP2104</u> are half-bridge drivers designed for applications using DC motors, 3-phase brushless DC motors, or other similar loads. The two inputs (HI and LI) independently control the high-side driver (HO) and the low-side driver (LO). HI and LI can be configured to enable/disable the device, which lowers the number of connections to a microcontroller and the cost. The low I<sub>DD</sub> bias current in the Sleep Mode prevents battery drain when the device is not in use, which eliminates the need for an external switch to disconnect the driver from the battery. Integrated pull-down resistors on all of the inputs (LI, HI, VDen, and VCen) reduce the need for external resistors. An active low resistance pull-down on the LO output ensures that the low-side bridge FET remains off during the Sleep Mode or when $V_{DD}$ is below the Undervoltage Lockout (UVLO) threshold. The HIP2104 has a 12V linear regulator and a 3.3V linear regulator with separate enable pins. The 12V regulator provides internal bias for $V_{DD}$ and the 3.3V regulator provides bias for an external microcontroller (and/or other low voltage ICs), which eliminates the need for discrete LDOs or DC/DC converters. #### **Related Literature** For a full list of related documents, visit our website: • HIP2103, HIP2104 device pages #### **Features** - 60V maximum bootstrap supply voltage - 3.3V and 12V LDOs with dedicated enable pins (HIP2104) - 5µA sleep mode quiescent current - V<sub>DD</sub> undervoltage lockout - · 3.3V or 5V CMOS compatible inputs with hysteresis - Integrated bootstrap FET (replaces traditional boot strap diode) - HIP2103 is available in a 3x3mm, 8 Ld TDFN package - HIP2104 is available in a 4x4mm, 12 Ld DFN package - Pb-Free (RoHS Compliant) #### **Applications** - Half-bridge, full bridge, and BLDC motor drives (see <u>Figures 3</u>, 4, <u>5</u>) - · UPS and inverters - · Class-D amplifiers - Any switch mode power circuit requiring a half-bridge driver Figure 1. Typical Full Bridge Application Figure 2. HIP2104 Shutdown Current vs V<sub>BAT</sub> ## **Contents** | 1. | Overview 3 | |-----|-----------------------------------------| | 1.1 | Typical Applications | | 1.2 | Block Diagram | | 1.3 | Ordering Information | | 1.4 | Pin Configurations | | 1.5 | Pin Descriptions | | 2. | Specifications8 | | 2.1 | Absolute Maximum Ratings | | 2.2 | Thermal Information | | 2.3 | Recommended Operating Conditions | | 2.4 | DC Electrical Specifications | | 2.5 | AC Electrical Specifications | | 2.6 | Timing Diagrams | | 3. | Typical Perfomance Curves | | 4. | Functional Description | | 4.1 | HIP2104 LDOs | | 4.2 | Input Signals | | 4.3 | Sleep Mode | | 4.4 | Selecting the Boot Capacitor Value | | 5. | Application Examples | | 5.1 | Transients on the HS node | | 6. | General PCB Layout Guidelines | | 7. | General EPAD Heatsinking Considerations | | 8. | Revision History | | 9. | Package Outline Drawings | ## 1. Overview # 1.1 Typical Applications Figure 3. Half-Bridge Motor Drive Topology Figure 4. Full Bridge Motor Driver Topology Figure 5. BLDC (3-Phase) Motor Drive Topology ## 1.2 Block Diagram # 1.3 Ordering Information | Part Number<br>( <u>Notes 2, 3, 4</u> ) | Part<br>Marking | UVLO (V) | VCC<br>Regulator<br>(V) | VDD<br>Regulator<br>(V) | Tape and Reel<br>(Units) (Notes 1) | Package<br>(RoHS Compliant) | Pkg.<br>Dwg. # | |-----------------------------------------|-----------------|----------|-------------------------|-------------------------|------------------------------------|-----------------------------|----------------| | HIP2103FRTAAZ | DZBF | 4.0 | N/A | N/A | - | 8 Ld 3x3 TDFN | L8.3x3A | | HIP2103FRTAAZ-T | DZBF | 4.0 | N/A | N/A | 6k | 8 Ld 3x3 TDFN | L8.3x3A | | HIP2103FRTAAZ-T7A | DZBF | 4.0 | N/A | N/A | 250 | 8 Ld 3x3 TDFN | L8.3x3A | | HIP2104FRAANZ | 2104AN | 4.0 | 3.3 | 12 | - | 12 Ld 4x4 DFN | L12.4x4A | | HIP2104FRAANZ-T | 2104AN | 4.0 | 3.3 | 12 | 6k | 12 Ld 4x4 DFN | L12.4x4A | | Part Number<br>( <u>Notes 2, 3, 4</u> ) | Part<br>Marking | UVLO (V) | VCC<br>Regulator<br>(V) | VDD<br>Regulator<br>(V) | Tape and Reel<br>(Units) (Notes 1) | Package<br>(RoHS Compliant) | Pkg.<br>Dwg.# | | | | |-----------------------------------------|-----------------|--------------------------------------------------|-------------------------|-------------------------|------------------------------------|-----------------------------|---------------|--|--|--| | HIP2104FRAANZ-T7A | 2104AN | 4.0 | 3.3 | 12 | 250 | 12 Ld 4x4 DFN | L12.4x4A | | | | | HIP2103-4DEMO1Z | HIP2103, HI | P2104 3-ph | ase, Full, or F | lalf Bridge Mo | otor Drive Demonstra | ation Board | | | | | | HIP2103-4DEMO2Z | Demonstrati | on Board 3- | Phase Module | with HIP210 | 3, HIP2104 Drivers | | | | | | | HIP2104DBEVAL1Z | HIP2104 Eva | aluation Boa | ırd (Daughter | Board) | | | | | | | | HIP2103DBEVAL1Z | HIP2103 Eva | HIP2103 Evaluation Board (Daughter Board) | | | | | | | | | | HIP2103_4MBEVAL1Z | HIP2103, HI | HIP2103, HIP2104 Evaluation Board (Mother Board) | | | | | | | | | #### Notes: - 1. See <u>TB347</u> for details about reel specifications. - 2. These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020. - 3. For Moisture Sensitivity Level (MSL), see the HIP2103 and HIP2104 device pages. For more information about MSL, see TB363. - 4. All part numbers are rated -40°C to +125°C for the recommended operating junction temperature range. ### 1.4 Pin Configurations # 1.5 Pin Descriptions | HIP2103 | HIP2104 | | | |--------------|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 Ld<br>TDFN | 12 Ld<br>DFN | Symbol | Description | | - | 1 | VDen | HIP2104 only. Enable input for the VDD linear regulator, 3.3V or 5V logic compatible, VBAT tolerant. VDD output is turned on after 1ms debouncing period. | | - | 2 | VCen | HIP2104 only. Enable input for the VCC linear regulator, 3.3V or 5V logic compatible, VBAT tolerant. VCC output is turned on after 1ms debouncing period. | | - | 3 | VCC | HIP2104 only. 3.3V/75mA output voltage of linear regulator. Enabled by VCen. | | 1 | 4 | VDD | HIP2103: Driver supply voltage, 4.5V to 14V. HIP2104: 12V/75mA output voltage of linear regulator and driver supply voltage. Enabled by VDen. | | 2 | 5 | HI | High side input, 3.3V or 5V logic compatible. Internal $100k\Omega$ pull-down resistor on the HI pin pulls HI to logic 0 when floating. | | 3 | 6 | LI | Low side input, 3.3V or 5V logic compatible. Internal $100k\Omega$ pull-down resistor on the LI pin pulls LI to logic 0 when floating. | | 4 | 7 | VSS | Signal ground. | | 5 | 8 | LO | Low-side driver output. Connect to the lower NFET gate. | | 6 | 9 | HS | High-side NFET source connection. Connect the bootstrap capacitor from HB to this pin. | | 7 | 10 | НО | High-side driver output. Connect to the upper NFET gate. | | 8 | 11 | НВ | High-side Boot capacitor. Connect bootstrap capacitor from HS to this pin. | | - | 12 | VBAT | (HIP2104 only) positive battery (bridge voltage) connection. | | EP | EP | EPAD | Exposed pad. Connect EPAD to VSS. Renesas recommends connecting the EPAD to a low thermal impedance on the PCB for optimum thermal performance. | ## 2. Specifications ## 2.1 Absolute Maximum Ratings | Parameter ( <u>Note 5</u> ) | Minimum | Maximum | Unit | |-------------------------------------------------------------------------------|-----------------------|------------------------|------| | Supply Voltage V <sub>DD</sub> (HIP2103 only) | -0.3 | 16 | V | | Bridge Supply Voltage V <sub>BAT</sub> (HIP2104 Only) | -0.3 | 60 | V | | High side Bias Voltage (V <sub>HB -</sub> V <sub>HS)</sub> ( <u>Note 10</u> ) | -0.3 | 16 | V | | Logic Inputs VCen, VDen (HIP2104 Only) | - 0.3 | V <sub>BAT</sub> + 0.3 | V | | Logic Inputs LI, HI | - 0.3 | V <sub>DD</sub> + 0.3 | V | | Output Voltage LO | - 0.3 | V <sub>DD</sub> + 0.3 | V | | Output Voltage HO | V <sub>HS</sub> - 0.3 | V <sub>HB</sub> + 0.3 | V | | Voltage on HS (Note 10) | -10 | 60 | V | | Voltage on HB | V <sub>HS</sub> - 0.3 | 66 | V | | Average Current in Boot Diode (Note 6) | | 100 | mA | | Maximum Boot Capacitor Value | | 10 | μF | | Average Output Current in HO and LO (Note 6) | | 200 | mA | | ESD Rating | Va | lue | Unit | | Human Body Model Class 2 (Tested per JESD22-A114E) | | 2 | kV | | Charged Device Model Class IV | | 1 | kV | | Latch-Up (Tested per JESD-78B; Class 2, Level A) all pins | 1 | mA | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. #### Notes: - 5. All voltages are referenced to VSS unless otherwise specified. - 6. When driving a power MOSFET or similar capacitive load, the average output current is the average of the rectified output current. The peak output currents of this driver are self limiting by trans conductance or r<sub>DS(ON)</sub> and do not require any external components to minimize the peaks. If the output is driving a non-capacitive load, such as an LED, the maximum output current must be limited by external means to less than the specified recommended rectified average output current. #### 2.2 Thermal Information | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |---------------------------------|------------------------|------------------------| | 8 Ld DFN Package (Notes 7, 8) | 46 | 7 | | 12 Ld TDFN Package (Notes 7, 8) | 44 | 7 | #### Notes: - 7. $\theta_{JA}$ is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See TB379. - 8. For $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside. - 9. The maximum value of $\rm V_{HS}$ must be limited so that $\rm V_{HB}$ does not exceed 60V. - 10. If the duration of the negative voltage is significant with respect to the time constant to charge the boot capacitor (across HB and HS) the voltage on the boot capacitor can charge as high as $V_{DD}$ $(-V_{HS})$ = $(V_{DD} + V_{HS})$ potentially violating the Voltage Rating for $(V_{HB} V_{HS})$ . - 11. When V<sub>BAT</sub> < ~13V, the output of VDD sags. The 5V minimum specified for V<sub>BAT</sub> is the minimum level for which the UVLO does not activate. | Parameter | Minimum | Maximum | Unit | | | | | | | |--------------------------------------------|---------|---------|------|--|--|--|--|--|--| | Max Power Dissipation at +25°C in Free Air | | | | | | | | | | | 8 Ld DFN Package | | 2.3 | W | | | | | | | | 12 Ld TDFN Package | | 2.2 | W | | | | | | | | Parameter | Minimum | Maximum | Unit | | | |------------------------------------------------|-----------|---------|------|--|--| | Max Power Dissipation at +25°C on Copper Plane | | | • | | | | 8 Ld DFN Package | | 14.3 | W | | | | 12 Ld TDFN Package | | 14.3 | W | | | | Storage Temperature Range | -65 | +150 | °C | | | | Maximum Operating Junction Temperature Range | -40 | +150 | | | | | Nominal Over-Temperature Shutdown | | +155 | °C | | | | Over Temperature Shut-down Range | +145 +165 | | °C | | | | -Free Reflow Profile see <u>TB493</u> | | | | | | # 2.3 Recommended Operating Conditions | Parameter (Note 5) | Minimum | Maximum | Unit | |-------------------------------------------------------------------------------|------------------------|------------------|------| | Junction Temperature | -40 | +125 | °C | | Supply Voltage, V <sub>BAT</sub> (HIP2104 only) (Note 11) | 5.0 | 50 | V | | Supply Voltage, V <sub>DD</sub> | 4.5 | 14 | V | | High Side Bias Voltage (V <sub>HB -</sub> V <sub>HS)</sub> ( <u>Note 10</u> ) | -0.3 | 14 | V | | Voltage on HS, Transient, V <sub>HS</sub> ( <u>Notes 9</u> , <u>10</u> ) | -10 | 50 | V | | Voltage on HB | V <sub>HS</sub> - 0.3V | 60 | V | | Voltage on HS, Continuous | | 40 | V | | Logic Inputs VCen, VDen (HIP2104 only) | 0 | V <sub>BAT</sub> | V | | Output Voltage (LO) | GND | V <sub>DD</sub> | V | | Output Voltage (HO) | V <sub>HS</sub> | V <sub>HB</sub> | V | | Average Output Current in HO and LO (Note 6) | 0 | 150 | mA | ### 2.4 DC Electrical Specifications $V_{DD} = V_{HB} = 12V$ (for HIP2103), $V_{SS} = V_{HS} = 0V$ , $V_{BAT} = 18V$ (for HIP2104), LI = HI = 0V. No load on HO and LO unless otherwise specified. Boldface limits apply across the operating junction temperature range, -40°C to +125°C. | | | | Т | T <sub>J</sub> = +25°C | | $T_J = -40^{\circ}C$ | to +125°C | | |--------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------|------|------------------------|------|---------------------------|---------------------------|------| | Parameters | Symbol | Test Conditions | Min | Тур | Max | Min<br>( <u>Note 12</u> ) | Max<br>( <u>Note 12</u> ) | Unit | | Linear Bias Supplies (HIP2104 Only) | | | | | | | | | | V <sub>DD</sub> Output Voltage Over Rated Line,<br>Load, and Temperature | V <sub>DD12</sub> | Nominal V <sub>DD</sub> = 12V | -2.5 | +2.1 | +4.8 | -5 | +5 | % | | V <sub>DD</sub> Output Current Limit (Brick Wall) | I <sub>DD12</sub> | | 83 | 151 | 237 | 80 | 245 | mA | | V <sub>DD</sub> Drop Output Voltage ( <u>Figure 10</u> ) | VDdout | Load = 75mA | | | | 0.06 | 0.7 | V | | V <sub>CC</sub> Output Voltage Over Rated Line,<br>Load, and Temperature | V <sub>CC3.3</sub> | Nominal V <sub>CC</sub> = 3.3V | -3.9 | +1.8 | +4.3 | -5 | +5 | % | | V <sub>CC</sub> Output Current Limit (Brick Wall) | I <sub>CC</sub> | | 83 | 149 | 237 | 80 | 245 | mA | | V <sub>CC</sub> Drop Output Voltage ( <u>Figure 11</u> ) | VCdout | Load = 75mA | | | | 0.5 | 0.9 | ٧ | | Bias Currents | * | | * | | | | - | | | V <sub>DD</sub> Sleep Mode Current (HIP2103) | I <sub>DDS</sub> | HI = LI = 1, after 10 to 30µs delay | | 9.4 | | | 20 | μΑ | | V <sub>BAT</sub> Shutdown Current (HIP2104) | I <sub>DDSbatt</sub> | VCen = VDen = 0, after 10 to 30μs delay, V <sub>BAT</sub> = 50V | | 4.8 | | | 15 | μΑ | $V_{DD} = V_{HB} = 12V$ (for HIP2103), $V_{SS} = V_{HS} = 0V$ , $V_{BAT} = 18V$ (for HIP2104), LI = HI = 0V. No load on HO and LO unless otherwise specified. Boldface limits apply across the operating junction temperature range, -40°C to +125°C. (Continued) | | | | T, | <sub>J</sub> = +25 | °C | T <sub>J</sub> = -40°C | to +125°C | | |------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------|-----|--------------------|-----|---------------------------|------------------|------| | Parameters | Symbol | Test Conditions | Min | Тур | Max | Min<br>( <u>Note 12</u> ) | Max<br>(Note 12) | Unit | | V <sub>BAT</sub> (HIP2104) or VDD (HIP2103)<br>Operating Current | I <sub>DDO20</sub> | $f = 20kHz$ , $HI = \overline{LI} = 50\%$ square wave $V_{DD} = 12V$ for HIP2103 | | 832 | | | 1040 | μA | | | I <sub>DDO10</sub> | $f = 10kHz$ , $HI = \overline{LI} = 50\%$ square wave $V_{DD} = 12V$ for HIP2103 | | 661 | | | 825 | μA | | HB to HS Quiescent Current | IHBQ | HI = 1, LO = 0, V <sub>HS</sub> = 0V, V <sub>HB</sub> = 12V | | 135 | | | 160 | μA | | HB to HS Operating Current | I <sub>HBS20K</sub> | LI = 0, HI = 50% square wave 20kHz,<br>V <sub>HS</sub> = 0V, V <sub>HB</sub> = 12V | | 206 | | | 245 | μA | | | I <sub>HBS10K</sub> | LI = 0, HI = 50% square wave 10kHz,<br>V <sub>HS</sub> = 0V, V <sub>HB</sub> = 12V | | 167 | | | 193 | μΑ | | HB to V <sub>SS</sub> Operating Current | I <sub>HB20K</sub> | LI = 0, HI = 50% square wave 20kHz,<br>V <sub>HB</sub> = 60V, V <sub>HS</sub> = 50V | | 201 | | | 240 | μA | | | I <sub>HB10K</sub> | LI = 0, HI = 50% square wave 10kHz,<br>V <sub>HB</sub> = 60V, V <sub>HS</sub> = 50V | | 164 | | | 190 | μΑ | | HB to V <sub>SS</sub> Quiescent Current | I <sub>HBQ</sub> | LI = HI = 0V; V <sub>HB</sub> = 60V, V <sub>HS</sub> = 50V | | 120 | | | 145 | μΑ | | HS to V <sub>SS</sub> Current, Sleep Mode | I <sub>HBS</sub> | LI = HI = 1; HB open, V <sub>HS</sub> = 50V | | 0.03 | | | +1 | μΑ | | Input Pins | • | | l. | | | 1 | 11 | | | Low Level Input Voltage Threshold | $V_{IL}$ | V <sub>DD</sub> = 12V | | 1.44 | | 1.18 | 1.63 | ٧ | | High Level Input Voltage Threshold | V <sub>IH</sub> | | | 2.06 | | 1.73 | 2.4 | V | | Input Voltage Hysteresis | V <sub>Hys</sub> | | | 0.62 | | 0.48 | 0.85 | V | | Low Level Input Voltage Threshold | V <sub>IL</sub> | V <sub>DD</sub> = 5V | | 1.13 | | 0.9 | 1.25 | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | | | 1.63 | | 1.38 | 1.84 | V | | Input Voltage Hysteresis | V <sub>Hys</sub> | | | 0.50 | | 0.36 | 0.63 | V | | Input Pull-Down | R <sub>I</sub> | | | 100 | | 80 | 130 | kΩ | | Undervoltage Lockout (Note 13) | | | | | | | | | | V <sub>DD</sub> Falling Threshold | $V_{UVF}$ | | | 4.2 | | 3.98 | 4.36 | V | | V <sub>DD</sub> Threshold Hysteresis | V <sub>UVH</sub> | | | 0.34 | | 0.267 | 0.37 | V | | Boot FET | | | | | | | | | | On Resistance | R <sub>Don</sub> | I <sub>VDD-HB</sub> = 100mA, HI = 0, LI = 1 | | 8.2 | | 2.42 | 15 | Ω | | LO Gate Driver | | | | | | | | | | Sinking r <sub>DS(ON)</sub> | RDS <sub>LOL</sub> | I <sub>LO</sub> = 100mA, LI = 0 | | 2.68 | | 0.61 | 11 | Ω | | Sourcing r <sub>DS(ON)</sub> | RDS <sub>LOH</sub> | I <sub>LO</sub> = -75mA, HI = 1 | | 6.47 | | 2.3 | 15 | Ω | | Peak Pull-Up Current | I <sub>LOH12</sub> | HI = 1 V <sub>DD</sub> = 12V, C <sub>LOAD</sub> = 1000pF | | 1 | | | | Α | | | I <sub>LOH5</sub> | HI = 1 V <sub>DD</sub> = 5V, C <sub>LOAD</sub> = 1000pF<br>(HIP2103 only) | | | | | | Α | | Peak Pull-Down Current | I <sub>LOL12</sub> | HI = 0 V <sub>DD</sub> = 12V, C <sub>LOAD</sub> = 1000pF | | 2 | | | | Α | | | I <sub>LOL5</sub> | $HI = 0 V_{DD} = 5V, C_{LOAD} = 1000pF$<br>(HIP2103 only) | | | | | | Α | | HO Gate Driver | | | | | | | | | | Sinking r <sub>DS(ON)</sub> | RDS <sub>HOL</sub> | I <sub>HO</sub> = 100mA, HI = 0 | | 2.68 | | 0.61 | 11 | Ω | | Sourcing r <sub>DS(ON)</sub> | $RDS_{HOH}$ | I <sub>HO</sub> = -100mA, HI = 1 | | 6.47 | | 2.3 | 15 | Ω | $V_{DD} = V_{HB} = 12V$ (for HIP2103), $V_{SS} = V_{HS} = 0V$ , $V_{BAT} = 18V$ (for HIP2104), LI = HI = 0V. No load on HO and LO unless otherwise specified. Boldface limits apply across the operating junction temperature range, -40°C to +125°C. (Continued) | | | | T <sub>J</sub> = +25°C | | $T_J = -40$ °C | | | | |------------------------|--------------------|---------------------------------------------------------------------------|------------------------|-----|----------------|------------------|------------------|------| | Parameters | Symbol | Test Conditions | Min | Тур | Max | Min<br>(Note 12) | Max<br>(Note 12) | Unit | | Peak Pull-Up Current | I <sub>HOH12</sub> | HI = 1 V <sub>DD</sub> = 12V, C <sub>LOAD</sub> = 1000pF | | 1 | | | | Α | | | I <sub>HOH5</sub> | HI = 1 V <sub>DD</sub> = 5V, C <sub>LOAD</sub> = 1000pF<br>(HIP2103 only) | | 1 | | | | Α | | Peak Pull-Down Current | I <sub>HOL12</sub> | HI = 0 V <sub>DD</sub> = 12V, C <sub>LOAD</sub> = 1000pF | | 2 | | | | Α | | | I <sub>HOL5</sub> | HI = 0 V <sub>DD</sub> = 5V, C <sub>LOAD</sub> = 1000pF<br>(HIP2103 only) | | | | | | Α | #### Notes: ### 2.5 AC Electrical Specifications $V_{DD}$ = 12V, GND = 0V, No Load on OUTA or OUTB, Unless Otherwise Specified. $V_{DD}$ load = 1 $\mu$ F and $V_{CC}$ load = 1 $\mu$ F (HIP2104 only) Boldface limits apply across the operating junction temperature range, -40°C to +125°C. | | | | T <sub>J</sub> = +25°C | | | T <sub>J</sub> = -40°C to +125°C | | | |------------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------|------------------------|------|-----|----------------------------------|------|------| | Parameters | Symbol | Test Conditions | Min | Тур | Max | Min | Max | Unit | | VDen and VCen Turn-On Delay<br>( <u>Figure 8</u> ) (HIP2104 only) | t <sub>VDen</sub><br>t <sub>VCen</sub> | VDen = VCen = 1,<br>V <sub>CC</sub> = V <sub>DD</sub> = 10%,<br>V <sub>BAT</sub> = 50V | | 1.69 | | 1.0 | 2.5 | ms | | VDen and VCen Turn-on Delay<br>(Figure 8) (HIP2104 only) | t <sub>VDen</sub><br>t <sub>VCen</sub> | VDen = VCen = 1,<br>V <sub>CC</sub> = V <sub>DD</sub> = 10%,<br>V <sub>BAT</sub> = 18V | | 1.68 | | 1.1 | 2.54 | ms | | VDen and VCen Turn-on Delay Matching (Figure 8) (VDen - VCen) (HIP2104 only) | t <sub>VenM</sub> | VDen = VCen = 1,<br>V <sub>CC</sub> = 10%, V <sub>DD</sub> = 10%<br>V <sub>BAT</sub> = 50V | | 40 | | -290 | 340 | ns | | VDen and VCen Turn-on Delay Matching (Figure 8) (VDen - VCen) (HIP2104 only) | t <sub>VenM</sub> | VDen = VCen = 1,<br>V <sub>CC</sub> = 10%, V <sub>DD</sub> = 10%<br>V <sub>BAT</sub> = 18V | | 40 | | -290 | 350 | ns | | LO Turn-Off Propagation Delay (LI to LO falling) (Figure 9) | t <sub>FL12</sub> | HI = 0, LI = 1 to 0<br>V <sub>DD</sub> = 12V | | 27 | | 13 | 39 | ns | | | t <sub>FL5</sub> | HI = 0, LI = 1 to 0<br>V <sub>DD</sub> = 5V (HIP2103 only) | | 30 | | 23 | 46 | ns | | HO Turn-Off Propagation Delay (HI to HO falling) (Figure 9) | t <sub>FH12</sub> | LI = 0, HI = 1 to 0<br>V <sub>DD</sub> = 12V | | 23 | | 10 | 35 | ns | | | t <sub>FH5</sub> | LI = 0, HI = 1 to 0<br>Vv = 5V (HIP2103 only) | | 27 | | 19 | 38 | ns | | LO Turn-On Propagation Delay (LI to LO rising) (Figure 9) | t <sub>RL12</sub> | HI = 0, LI = 0 to 1<br>V <sub>DD</sub> = 12V | | 21 | | 7 | 32 | ns | | | t <sub>RL5</sub> | HI = 0, LI = 0 to 1<br>V <sub>DD</sub> = 5V (HIP2103 only) | | 25 | | 12 | 37 | ns | | HO Turn-On Propagation Delay (HI to HO rising) (Figure 9) | t <sub>RH12</sub> | LI = 0, HI = 0 to 1<br>V <sub>DD</sub> = 12V | | 23 | | 9 | 35 | ns | | | t <sub>RH5</sub> | LI = 0, HI = 0 to 1<br>V <sub>DD</sub> = 5V (HIP2103 only) | | 28 | | 15 | 40 | ns | | Turn-On/Off Propagation Mismatch (HO rising to LO falling) (Figure 9) | t <sub>MONHL</sub> | LI = 1 -> 0<br>HI = 0 -> 1 | | -2.5 | | -8 | +3 | ns | | Turn-On/Off Propagation Mismatch (LO rising to HO falling) (Figure 9) | t <sub>MONLH</sub> | HI = 1 -> 0<br>LI = 0 -> 1 | | -4.2 | | -9.0 | +5.4 | ns | <sup>12.</sup> Parameters with Min and/or Max limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. <sup>13.</sup> The UV lockout does not disable the $V_{\mbox{\scriptsize DD}}$ and $V_{\mbox{\scriptsize CC}}$ outputs. $V_{DD}$ = 12V, GND = 0V, No Load on OUTA or OUTB, Unless Otherwise Specified. $V_{DD}$ load = 1 $\mu$ F and $V_{CC}$ load = 1 $\mu$ F (HIP2104 only) Boldface limits apply across the operating junction temperature range, -40°C to +125°C. (Continued) | | | | T <sub>J</sub> = +25°C | | | T <sub>J</sub> = -40°C to +125°C | | | |----------------------------------------------------|-------------------|-------------------------------------------------|------------------------|------|-----|----------------------------------|-----|------| | Parameters | Symbol | Test Conditions | Min | Тур | Max | Min | Max | Unit | | LO Output Rise Time (10% to 90%) | t <sub>R12</sub> | CL = 1nF<br>V <sub>DD</sub> = 12V | | 20.5 | | 7 | 35 | ns | | | t <sub>R5</sub> | CL = 1nF<br>V <sub>DD</sub> = 5V (HIP2103 only) | | 19.5 | | 6 | 32 | ns | | HO Output Rise Time (10% to 90%) | t <sub>R12</sub> | CL = 1nF<br>V <sub>DD</sub> = 12V | | 21 | | 8 | 35 | ns | | | t <sub>R5</sub> | CL = 1nF<br>V <sub>DD</sub> = 5V (HIP2103 only) | | 21 | | 8 | 34 | ns | | LO Output Fall Time (90% to 10%) | t <sub>F12</sub> | CL = 1nF<br>V <sub>DD</sub> = 12V | | 17 | | 3 | 30 | ns | | | t <sub>F5</sub> | CL = 1nF<br>V <sub>DD</sub> = 5V (HIP2103 only) | | 17 | | 3 | 30 | ns | | HO Output Fall Time (90% to 10%) | t <sub>F12</sub> | CL = 1nF<br>V <sub>DD</sub> = 12V | | 16 | | 2 | 30 | ns | | | t <sub>F5</sub> | CL = 1nF<br>V <sub>DD</sub> = 5V (HIP2103 only) | | 16 | | 1.5 | 29 | ns | | Time Delay to Set Sleep Mode (Note 14, Figure 7) | t <sub>SlpS</sub> | HI = LI = 0 -> 1 | | 17 | | 9 | 27 | μs | | Time Delay to Reset Sleep Mode (Note 14, Figure 7) | t <sub>SlpR</sub> | HI = 0, LI = 0 -> 1 | | 17 | | 9 | 27 | μs | #### Note: ### 2.6 Timing Diagrams Figure 6. VDD Power-On/Off Timing for Sleep Mode <sup>14.</sup> When HI and LI are on simultaneously, HO and LO are never on simultaneously. This feature is intended to initiate sleep. This feature cannot be used to prevent shoot-through for normal alternating switching between LI and HI. Dead time must be provided when HI = 0 -> LI = 1, or LI = 0 -> HI = 1. See Timing Diagrams (Figure 7 on page 13). Figure 7. Sleep Mode Enabled or Cleared by HI and LI Inputs Figure 8. VCen and VDen Delay Matching Figure 9. Propagation Delays # 3. Typical Perfomance Curves Figure 10. V<sub>DD</sub> Dropout vs V<sub>BAT</sub> (HIP2104 Only) Figure 11. V<sub>CC</sub> Dropout vs V<sub>BAT</sub> (HIP2104 Only) Figure 12. HIP2104 Shutdown Current (VCEN = VDEN = 0, HS = V<sub>BAT</sub>) Figure 13. HIP2104 V<sub>BAT</sub> Current vs V<sub>BAT</sub> Voltage Figure 14. HIP2104 V<sub>BAT</sub> Operating Current Figure 15. HIP2104 V<sub>CC</sub> Current Limit V<sub>DD</sub> (V) Figure 16. HIP2104 V<sub>DD</sub> Current Limit Figure 17. HIP2103 Sleep Current (HI = LI = 1) Figure 18. HIP2103 Operating Current Figure 19. HIP2103 and HIP2104 Falling VDD Undervoltage Lockout Threshold Figure 20. Boot FET Resistance Figure 21. HO Output Resistance Figure 22. LO Output Resistance ## 4. Functional Description The HIP2103 has independent control inputs, LI and HI, for each output, LO and HO. There is no logic inversion for these input/output pairs. To minimize the possibility of shoot-through failures of the bridge FETs caused by improper LI and HI signals from an external controller, internal logic in the driver prevents both outputs being high simultaneously. When either input is high, the high input must go low before a high on the other input propagates to its respective drive output. If both inputs are high simultaneously, both outputs are low. If one input is high, followed by the other input going high, the internal logic prevents any shoot through. Note that the internal logic does not prevent shoot-through if the dead time provided by the external controller is not sufficiently long as required by the turn-on and turn-off times of the bridge FETS. If both inputs are high simultaneously for longer than 30 $\mu$ s, the driver initiates a Sleep Mode to reduce the bias current to minimize the battery drain. When in Sleep Mode, the HO output is in a high-impedance state (2M $\Omega$ between HO and HS) and the LO output is held low with an active 100 $\Omega$ pull-down resistor. The 100 $\Omega$ pull-down prevents inadvertent shoot-through resulting from transients on the bridge voltage while both drivers are in Sleep Mode. The Undervoltage Lockout (UVLO) on $V_{DD}$ drives HO and LO low when VDD is less than the UV threshold. Sleep Mode is initiated if UVLO is asserted for longer than 30 $\mu$ s. The high-side driver bias is established by the boot capacitor connected between HB and HS. The charge on the boot capacitor is provided by the internal boot FET that is connected between VDD and HB. The current path to charge the boot capacitor is enabled (boot FET is on) when the drain voltage on the low-side bridge FET (VHO) is <1V and HO = 0. When the boot FET is on, the boot capacitor is charged to approximately $V_{DD}$ . The boot FET turns off when H0 = 1. The boot capacitor provides the charge necessary to turn on the FET and maintains the bias voltage on the high-side driver for the duration of the period while the FET is on. See <u>"Selecting the Boot Capacitor Value" on page 18</u> for details on selecting the boot capacitor value. The peak charge current is limited in amplitude by the inherent resistance of the boot FET and by the delta voltage between $V_{DD}$ and the drain-source voltage of the low-side bridge FET ( $V_{HS}$ ) less the boot capacitor voltage. Assuming that the low-side FET's on-time is sufficiently long to fully charge the boot capacitor, the boot voltage charges very close to $V_{DD}$ (less the voltage across the drain-source of the low-side bridge FET). When the HI input transitions high, the high-side bridge FET is driven on. Because the HS node is connected to the source of the high-side FET, the HS node rises almost to the level of the bridge voltage, $V_{BAT}$ (less the conduction voltage across the bridge FET). Because the boot capacitor voltage is referenced to the source voltage of the high-side FET, the HB node is $V_{DD}$ volts above the HS node. Simultaneously with HI = 1, the boot FET is turned off preventing the boot capacitor from discharging back to VDD. Because the high-side driver circuit is referenced to the HS node, the HO output is now approximately $V_{HB} + V_{BAT}$ above ground. During the low-to-high transition of the phase node (HS), the boot capacitor sources the necessary gate charge to fully enhance the high-side bridge FET gate. After the gate of the bridge FET is fully charged, the boot capacitor no longer sources charge to the gate but continues to provide bias current to the high-side driver through out the period while the high-side bride FET is on. To prevent the voltage on the boot capacitor from drooping excessively, the boot capacitor value must be sized appropriately. If the boot voltage droops to the UVLO threshold, the high-side FET is turned off to prevent damage due to insufficient gate voltage. #### 4.1 HIP2104 LDOs The HIP2104 integrates two internal LDOs, VCC and VDD. The 3.3V on VCC provides bias for an external MCU or other controller. The 12V on VDD provides bias for the gate driver outputs and bootstrap circuit on the HIP2104 and additionally for biasing the VDD pin on one or more HIP2103 when used in a 3-phase Brushless DC (BLDC) or multi-phase DC/DC half-bridge topologies. The VCC LDO's maximum output current is 75mA at 3.3V. The VDD LDO's maximum output is also 75mA at 12V. **Note:** Dynamic operating current on the HIP2103/HIP2104 drivers is a function of operating frequency and capacitive loading, which determines the loading on the VDD LDO. ## 4.2 Input Signals All input logic to the HIP2103 and HIP2104 is compatible with 3.3V or 5V logic levels. The HI and LI inputs are tolerant to voltages up to the $V_{DD}$ supply. The VDen and VCen (the HIP2104 LDO's VDD and VCC enable signals) inputs are tolerant to voltages up to $V_{BAT}$ . A fail-safe mechanism is included to improve system reliability and to minimize the possibility of catastrophic bridge failures due to controller malfunction. Internal logic prevents both outputs from turning on simultaneously when HI and LI are both high simultaneously. Dead time is still required on the rising edge of the HI (or LI) input when the LI (or HI) input transitions low. #### 4.3 Sleep Mode The HIP2103 and HIP2104 feature a Sleep Mode operation where the drivers enter a low power state when inactive. The HIP2103 and HIP2104's low Sleep Mode current (quiescent current consumed by VDD bias) is invoked by setting both the LI and HI inputs of each driver high simultaneously or if the VDD voltage enters into UVLO. See Figures 6 and 7 for details on entering and exiting Sleep Mode. Sleep Mode only disables the half-bridge driver outputs. The HIP2104 Sleep Mode does not control the operation of the VCC and VDD LDO. They are controlled only by the VCen and VDen inputs. Upon $V_{DD}$ power up (and clearing UVLO status), the HIP2103 and HIP2104 remains in Sleep Mode until it is exited by setting LI = 1 for time period $t_{SloR}$ . ### 4.4 Selecting the Boot Capacitor Value The boot capacitor value is chosen not only to supply the internal bias current of the high-side driver but more significantly, to provide the gate charge of the driven FET without causing the boot voltage to sag excessively. In practice, the boot capacitor should have a total charge that is about 20 times the gate charge of the driven power FET for approximately a 5% drop in voltage after charge has been transferred from the boot capacitor to the gate capacitance. The following parameters are required to calculate the value of the boot capacitor for a specific amount of voltage droop when using the HIP2103 and HIP2104. In the following example, some values used are specific to the HIP2103 and HIP2104 and others are arbitrary. The values should be changed to comply with the actual application. | V <sub>DD</sub> = 12V | This is the nominal value of VDD for the HIP2104 | |-------------------------------------------|--------------------------------------------------| | VHB = V <sub>DD</sub> = VHO | High-side driver bias voltage referenced to VHS | | Period = 100μs | This is the longest expected switching period | | IHB = $I_{HBS20K} + I_{HB20K} = 295\mu A$ | High-side driver bias current at 20kHz | | RGS = 10kΩ | Gate-source resistor | | Ripple = 5% | Desired ripple voltage on the boot capacitor | | Igate_leak = 100nA | Gate leakage current (from vendor datasheet) | | Qg40_12V = 45nC | From Figure 23 on page 19 | The following equations calculate the total charge required for the Period: $Qc = Qg40_12V + Period x (IHB + VHO/RGS + Igate_leak)$ Cboot = Qc/(Ripple \* V<sub>DD</sub>) Cboot = $0.324\mu F$ If the gate-to-source resistor is removed (RGS is usually not needed or recommended): Cboot = $0.124\mu$ F HIP2103, HIP2104 4. Functional Description Figure 23. Typical MOSFET Gate Charge vs Gate Voltage ## 5. Application Examples <u>Figures 3, 4,</u> and $\underline{5}$ are examples of how the HIP2103 and HIP2104 can be configured for various motor drive applications with the HIP2104 supplying the 12V bias for the other HIP2103s and the $V_{CC}$ (3.3V) bias for the controller. VCen and VDen are used to turn on and off the internal linear regulators of the HIP2104. Because entire switching of the bias supplies is implemented with logic, a signal switch, instead of a power switch, can be used to turn on and off the driver and controller. A switch debouncing delay of 1ms is provided on VDen and VCen. The external diode on $V_{BATT}$ is used to hold up the voltage on the $V_{BAT}$ input in the presence of severe ripple as usually seen on Li-ion batteries. In the case of the HIP2104, when VDen is low, the driver sections enter Sleep Mode. When VCen is low, the bias to the controller is removed, resulting in the lowest possible idle current in both the controller and the driver minimizing the drain on the battery when the motor drive is off. Sleep Mode can also be initiated on the HIP2104 by driving HI and LI high simultaneously. In this case, the Sleep Mode current is substantially higher ( $\sim$ 250 $\mu$ A) because the V<sub>DD</sub> and V<sub>CC</sub> outputs are still active. For the HIP2103, Sleep Mode is initiated when HI and LI are both high simultaneously as previously described. If VDD is provided by an accompanying HIP2104, turning off the VDD output of the HIP2104 also results with virtually no sleep current in the HIP2103 because there is no bias. For example, in the BLDC configuration, the sleep mode current is ~5µA (in the HIP2104) and no current in both of the HIP2103s. #### 5.1 Transients on the HS Node An important operating condition that is frequently overlooked is the transient on the HS pin that occurs when the bridge FETs turn on or off. The Absolute Maximum negative transient (see <u>page 8</u>) allowed on the HS pin is -10V without any time restrictions on the duration of the transient. In most well designed PCBs, all that is required is that the transient is less negative than -10V. The negative transient on the HS pin is the result of the parasitic inductance of the low-side drain-source conductor path on the PCB. Even the parasitic inductance of the low-side FET body contributes to this transient. When the high-side bridge FET turns off (see Figure 24 on page 21), as a consequence of the inductive characteristics of a motor load, the current that was flowing in the high-side FET (blue) must rapidly commutate through the low-side FET (red). The amplitude of the negative transient impressed on the HS node is (L x di/dt), where L is the total parasitic inductance of the low-side FET drain-source path and di/dt is the rate at which the high-side FET is turned off. With the increasing current levels of new generation motor drives, appropriately clamping of this transient becomes more significant for the proper operation of bridge drivers. Fortunately, the HIP2103 and HIP2104 can withstand greater amplitudes of negative transients than what is available in many other bridge drivers. The maximum negative voltage on the HS pin is rated for -10V with no time during limit. Another component of negative voltage is from the body diode of the low-side FET during the dead time. When current is flowing from source to drain, the conduction voltage is approximately 1V to 1.5V negative impressed on the HS pin (possibly greater during fault load conditions). Because the HIP2103 and HIP2104 are rated for -10V without any time constraints, this negative voltage component is of no consequence. HIP2103, HIP2104 5. Application Examples Figure 24. Parasitic Inductance on HS Node In the unlikely event that the negative transient exceeds -10V, there are several ways of reducing the negative amplitude of this transient. If the bridge FETs are turned off more slowly to reduce di/dt, the amplitude is reduced but at the expense of more switching losses in the FETs. Careful PCB design also reduces the value of the parasitic inductance. However, in extreme cases, these two solutions by themselves may not be sufficient. Figure 25 shows a simple method for clamping the negative transient. Two series connected, fast 1A PN junction diodes are connected between HS and VSS as shown. It is important that these diodes are placed as close as possible to the HS and VSS pins to minimize the parasitic inductance of this current path between the two pins. Two diodes in series are required because they are in parallel with the body diode of the low-side FET. If only one diode is used for the clamp, it conducts some of the negative load current that is flowing in the body diode of the low-side FET. Figure 25. Two Clamping Diodes to Suppress Negative Transients An alternative to the two series connected diodes is one diode and a resistor (<u>Figure 26 on page 22</u>). In this case, it is necessary to limit the current in the diode with a small value resistor, $R_{HS}$ , connected between the phase node of the 1/2 bridge and the HS pin. Observe that $R_{HS}$ is effectively in series with the HO output and serves as a peak current limiting gate resistor on HO. Figure 26. Resistor and Diode Negative Transient Clamp The value of $R_{HS}$ is determined by how much average current in the clamping diode is acceptable. Current in the low-side FET flows through the body diode during the dead time resulting with a negative voltage on HS that is typically about -1.5V. When the low-side FET is turned on, the current through the body diode is shunted away into the channel and the conduction voltage from source to drain is typically much less than the conduction voltage through the body diode. Consequently, significant current flows in the clamping diode only during the dead time. Because the dead time is much less than the low-side FET's on-time, the resulting average current in the clamping diode is very low. The value of $R_{HS}$ is then chosen to limit the peak current in the clamping diode and usually just a few ohms is necessary. The methods to clamp the negative transients with diodes can still result with high frequency oscillations on the HS node depending on the parasitics of the PCB design. An alternative to the clamping diode in <u>Figure 26</u> is a small value capacitor instead of the diode. This capacitor and R<sub>HS</sub> is very effective for minimizing the negative spike amplitude and oscillations. Figure 27. Resistor and Capacitor Negative Transient Filter However, this solution also has its limitations. Depending on the value of the filter capacitor and the PWM switching frequency, $R_{HS}$ can dissipate significant power because the voltage on the capacitor is switching between the bridge voltage and ground. Usually, the power dissipated by $R_{HS}$ is small because the switching frequency for most motor drives is <20kHz and the value used for $C_{\text{filter}}$ is typically about 1000pF. Another issue is that the charge on $C_{\text{filter}}$ is partially transferred to the gate of the high-side FET when the low-side FET turns on. When the phase node goes low, a voltage is impressed across $R_{\text{HS}}$ as shown in Figure 27. Because HO is low, the voltage across $R_{\text{HS}}$ is also across the gate of the high-side FET. If the filter capacitor is very large, the voltage on the gate approaches the bridge voltage turning on the high-side FET resulting with shoot-through. Fortunately, the voltage across $R_{\text{HS}}$ is much less than the bridge voltage for two reasons. First, the voltage across $R_{\text{HS}}$ is determined by the turn-on time of the low-side FET. As the low-side FET is turning on, the charge on the filter capacitor is depleting lessening the voltage across $R_{\text{HS}}$ . Also, because the relatively large gate capacitance of the high-side FET is in parallel with $R_{\text{HS}}$ , the voltage impressed on the gate is further reduced. In a practical application using values of $C_{filter}$ = 4700pF and $R_{HS}$ = 1 $\Omega$ , the voltage impressed on the bridge FET is less than 1V. The emphasis of suppressing transients on the HS pin has been with negative transients. **Note:** A similar transient with a positive polarity occurs when the low-side FET turns off. This is usually not a problem unless the bridge voltage is close to the maximum rated operating voltage of 50V. **Note:** The maximum voltage ratings for the HS and HB nodes also must be observed when the positive transient occurs. The maximum rating for (VHB - VHS) must also not be overlooked. When a negative transient, Vneg, is present on the HS pin, the voltage differential across HB and HS approaches VDD + Vneg. If the transient duration is short compared to the charging time constant of the boot diode and boot capacitor, the voltage across HB and HS is not significantly affected. However, another source of negative voltage on the HS pin increases the boot capacitor voltage. While current is flowing from the source to drain of the low-side FET during the dead time, the current flows through body diode of the FET. Depending on the size of the FET and the amplitude of the reverse current, the voltage across the diode can be as high as -1.5V and much higher during a load fault. Because this negative voltage has little impedance, the boot capacitor can charge to a voltage greater than VDD (for example VDD + 1.5V). It may be necessary to either clamp the voltage as described in Figures 25 through 27 and/or keep the dead time as short as possible. ## 6. General PCB Layout Guidelines The AC performance of the HIP2103 and HIP2104 depends significantly on the design of the PCB. The following layout design guidelines are recommended to achieve optimum performance: - · Place the driver as close as possible to the driven power FET. - Understand where the switching power currents flow. The high amplitude di/dt currents of the driven power FET induce significant voltage transients on the associated traces. - Keep power loops as short as possible by paralleling the source and return traces. - Use planes where practical; they are usually more effective than parallel traces. - Avoid paralleling high amplitude di/dt traces with low level signal lines. High di/dt induces currents and consequently, noise voltages in the low level signal lines. - When practical, minimize impedances in low-level signal circuits. Magnetically induced noise on a $10k\Omega$ resistor, is 10x larger than the noise on a $1k\Omega$ resistor. - Be aware of magnetic fields emanating from motors and inductors. Gaps in the magnetic cores of these structures are especially bad for emitting flux. - If you must have traces close to magnetic devices, align the traces so that they are parallel to the flux lines to minimize coupling. - The use of low inductance components such as chip resistors and chip capacitors is highly recommended. - Use decoupling capacitors to reduce the influence of parasitic inductance in the V<sub>BAT</sub>, V<sub>DD</sub>, and GND leads. To be effective, these capacitors must also have the shortest possible conduction paths. If vias are used, connect several paralleled vias to reduce the inductance of the vias. - It may be necessary to add resistance to dampen resonating parasitic circuits, especially on LO and LO. If an external gate resistor is unacceptable, the layout must be improved to minimize lead inductance. - Keep high dv/dt nodes away from low level circuits. Use guard banding to shunt away dv/dt injected currents from sensitive circuits. - Avoid having a signal ground plane under a high amplitude dv/dt circuit. The parasitic capacitance of a ground plane, Cp, relative to the high amplitude dv/dt circuit results in injected (Cp x dv/dt) currents into the signal ground paths where C is the parasitic capacitance of the ground plane. - Do power dissipation and voltage drop calculations of the power traces. Many PCB/CAD programs have built in tools for calculation of trace resistance. The internet is also a good source for resistance calculators for PCB trace resistance. - Large power components (such as power FETs, electrolytic capacitors, and power resistors) have internal parasitic inductance that cannot be eliminated. This must be accounted for in the PCB layout and circuit design. - If you simulate your circuits, consider including parasitic components, especially parasitic inductance. ## 7. General EPAD Heatsinking Considerations The EPAD of the HIP2103 and HIP2104 is electrically connected to VSS through the IC substrate. The EPAD has two main functions: - · To provide a quiet signal ground - · To provide heat sinking for the IC The EPAD must be connected to a ground plane and switching currents from the driven FETs should not pass through the ground plane under the IC. Figure 28 is a PCB layout example of how to use vias to remove heat from the IC through the EPAD. For maximum heatsinking, it is recommended that a ground plane, connected to the EPAD, is added to both sides of the PCB. A via array within the area of the EPAD conducts heat from the EPAD to the GND plane on the bottom layer. The number of vias and the size of the GND planes required for adequate heatsinking is determined by the power dissipated by the HIP2103 and HIP2104, the air flow, and the maximum temperature of the air around the IC. Note that a separate plane is added under the high side drive circuits and is connected to HS. In a manner similar to the ground plane, the HS plane provides the lowest possible parasitic inductance for the HO/HS gate drive current loop. See <u>AN1899</u> "HIP2103 and HIP2104 3-phase, Full, or Half Bridge Motor Driver" for an example of PCB layout of a real application. Figure 28. Typical PCB Pattern for Thermal Vias HIP2103, HIP2104 8. Revision History # 8. Revision History | Rev. | Date | Description | |------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.00 | Jul.22.19 | Applied new formatting throughout document. Updated Related Literature. Updated Features section. Updated Description on page 1. Added Label to Figure 2. Updated Block Diagram. Updated Pin Descriptions Updated Ordering information table by adding tape and reel information, adding boards, and updating notes. Updated Note 10. Added additional "Voltage on HS" and updated previous one in the Recommended Operating Conditions section. Removed VDD Rated Output Current and VCC Rated Output Current specifications from DC Electrical Specification table. Updated Sinking rDS(ON) specs (Typical from "6.1" to "2.68" and Minimum "4.4" to "0.61"). Updated Sourcing rDS(ON) specs (Typical from "11.9" to "6.47" and Minimum "9.7" to "2.3"). Updated Figure 6. Replaced Figure 13. Updated Labels on Figures 10 - 22. Added Input Signals, HIP2104 LDOs, and Sleep Mode sections. Removed About Intersil section. Updated POD L8.3x3A and L12.4x4A to the latest revisions changes are as follows: Tiebar Note updated From: Tiebar shown (if present) is a non-functional feature. | | | | To: Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). Updated Disclaimer | | 0.00 | Nov.27.13 | Initial release | # 9. Package Outline Drawings L8.3x3A 8 Lead Thin Dual Flat No-Lead Plastic Package (TDFN) Rev 5, 5/15 For the most recent package outline drawing, see <u>L8.3x3A</u>. #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994. - 3. Unless otherwise specified, tolerance: Decimal ± 0.05 - <u>A</u> Dimension applies to the metallized terminal and is measured between 0.15mm and 0.20mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). - 6 The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. Compliant to JEDEC MO-229 WEEC-2 except for the foot length. L12.4x4A 12 Lead Dual Flat No-Lead Plastic Package (DFN) Rev 3, 3/15 For the most recent package outline drawing, see <u>L12.4x4A</u>. **BOTTOM VIEW** TYPICAL RECOMMENDED LAND PATTERN #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - Lead width applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). - 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. #### **Notice** - Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; willtary equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### Contact Information For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/