

# PCA9555 Remote 16-bit I<sup>2</sup>C and SMBus I/O Expander with Interrupt Output and **Configuration Registers**

#### 1 Features

- Low Standby-Current Consumption of 1 µA Max
- I<sup>2</sup>C to Parallel Port Expander
- Open-Drain Active-Low Interrupt Output
- 5-V Tolerant I/O Ports
- Compatible With Most Microcontrollers
- 400-kHz Fast I<sup>2</sup>C Bus
- Address by Three Hardware Address Pins for Use of up to Eight Devices
- Polarity Inversion Register
- Latched Outputs With High-Current Drive Capability for Directly Driving LEDs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- **ESD Protection Exceeds JESD 22** 
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

# 2 Applications

- Servers
- Routers (Telecom Switching Equipment)
- **Personal Computers**
- Personal Electronics
- **Industrial Automation Equipment**
- **Products with GPIO-Limited Processors**

# 3 Description

This 16-bit I/O expander for the two-line bidirectional bus ( $I^2C$ ) is designed for 2.3-V to 5.5-V  $V_{CC}$  operation. It provides general-purpose remote I/O expansion for most microcontroller families via the I<sup>2</sup>C interface [serial clock (SCL), serial data (SDA)].

The PCA9555 consists of two 8-bit Configuration (input or output selection), Input Port, Output Port, and Polarity Inversion (active high or active low operation) registers. At power on, the I/Os are configured as inputs. The system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master.

## Device Information (1)

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)   |  |  |
|-------------|----------------|-------------------|--|--|
|             | SSOP (24) DB   | 8.20 mm × 5.30 mm |  |  |
|             | SSOP (24) DBQ  | 8.65 mm × 3.90 mm |  |  |
| PCA9555     | TVSOP (24) DGV | 5.00 mm x 4.40 mm |  |  |
| PCA9555     | SOIC (24) DW   | 15.4 mm x 7.50 mm |  |  |
|             | SSOP (24) PW   | 7.80 mm x 4.40 mm |  |  |
|             | VQFN (24) RGE  | 4.00 mm x 4.00 mm |  |  |

For all available packages, see the orderable addendum at the end of the datasheet.



**Block Diagram** 



# **Table of Contents**

| 1 Features                                                               | 1                 | 8.3 Device Features                                             | 15             |
|--------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------|----------------|
| 2 Applications                                                           | 1                 | 8.4 Device Functional Modes                                     | 16             |
| 3 Description                                                            | 1                 | 8.5 Programming                                                 | 17             |
| 4 Revision History                                                       |                   | 9 Application Information Disclaimer                            | 24             |
| 5 Pin Configuration and Functions                                        |                   | 9.1 Application Information                                     |                |
| 6 Specifications                                                         |                   | 10 Power Supply Recommendations                                 |                |
| 6.1 Absolute Maximum Ratings                                             |                   | 10.1 Power-On Reset Requirements                                |                |
| 6.2 ESD Ratings                                                          |                   | 11 Layout                                                       |                |
| 6.3 Recommended Operating Conditions                                     |                   | 11.1 Layout Guidelines                                          |                |
| 6.4 Thermal Information                                                  |                   | 11.2 Layout Example                                             |                |
| 6.5 Electrical Characteristics                                           |                   | 12 Device and Documentation Support                             |                |
| 6.6 l <sup>2</sup> C Interface Timing Requirements                       |                   | 12.1 Receiving Notification of Documentation                    |                |
| 6.7 Switching Characteristics                                            |                   | 12.2 Support Resources                                          |                |
| 6.8 Typical Characteristics 7 Parameter Measurement Information          |                   | 12.3 Trademarks                                                 |                |
|                                                                          |                   | 12.4 Electrostatic Discharge Caution                            |                |
| 8 Detailed Description                                                   |                   | 12.5 Glossary  13 Mechanical, Packaging, and Orderable          | 30             |
| 8.2 Functional Block Diagram                                             |                   | Information                                                     | 30             |
| 4 Revision History                                                       |                   |                                                                 |                |
| Changes from Revision I (April 2019) to Re                               | vision J (l       | March 2021)                                                     | Page           |
|                                                                          |                   | ) Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recor</i> |                |
|                                                                          |                   | ges in the <i>Thermal Information</i> table                     |                |
|                                                                          | •                 | <del>-</del>                                                    |                |
|                                                                          |                   | tics                                                            |                |
| <ul> <li>Added the V<sub>PORF</sub> row in the Electrical Cha</li> </ul> | racteristics      | ·                                                               | 7              |
| • Changed the I <sub>CC</sub> Standby mode (High Inpu                    | uts) values       | in the Electrical Characteristics                               | 7              |
| <ul> <li>Changed the C<sub>i</sub> SCL Max value From: 7 pl</li> </ul>   | F To: 8 pF        | in the Electrical Characteristics                               | <mark>7</mark> |
| - · · · · · · · · · · · · · · · · · · ·                                  | -                 | pF in the <i>Electrical Characteristics</i>                     |                |
|                                                                          |                   |                                                                 |                |
| <i>5</i> , <i>5</i> ,                                                    |                   |                                                                 |                |
| • Changed the Power Supply Recommenda                                    | uons              |                                                                 | 21             |
| Changes from Revision H (April 2019) to R                                | evision I (       | April 2019)                                                     | Page           |
| Changed the I <sup>2</sup> C Interface Timing Require                    | <i>ments</i> tabl | e                                                               | 7              |
| Changes from Revision G (March 2018) to                                  | Revision I        | H (April 2019)                                                  | Page           |
| •                                                                        |                   |                                                                 |                |
| Added the DW package to the <i>Thermal Inf</i>                           | formation to      | able                                                            |                |
| Changes from Revision F (June 2014) to R                                 | evision G         | (March 2018)                                                    | Page           |
| ·                                                                        |                   |                                                                 |                |
| · Removed the Thermal Information from the                               | e <i>Absolute</i> | Maximum Ratings                                                 | 5              |
| <ul> <li>Added Storage temperature range to the A</li> </ul>             | Absolute M        | aximum Ratings                                                  | 5              |
|                                                                          |                   | ngs table                                                       |                |
|                                                                          |                   |                                                                 |                |
|                                                                          |                   |                                                                 |                |
|                                                                          |                   |                                                                 |                |
| • •                                                                      |                   |                                                                 |                |
| <ul> <li>Added the Layout section</li> </ul>                             |                   |                                                                 | <u>29</u>      |





| Cł | hanges from Revision E (May 2008) to Revision F (June 2014) | Page |
|----|-------------------------------------------------------------|------|
| •  | Added Interrupt Errata section                              | 16   |



# **5 Pin Configuration and Functions**





Figure 5-2. RGE Package, 24 Pin (QFN), (Top View)

Figure 5-1. DB, DBQ, DGV, DW or PW Package, 24 Pin (SOP), (Top View)

Table 5-1. Pin Functions

|                 | PIN                                                         |           |                                                                         |
|-----------------|-------------------------------------------------------------|-----------|-------------------------------------------------------------------------|
| NAME            | SSOP (DB),<br>QSOP (DBQ),<br>TSSOP (PW), AND<br>TVSOP (DGV) | QFN (RGE) | DESCRIPTION                                                             |
| ĪNT             | 1                                                           | 22        | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. |
| A1              | 2                                                           | 23        | Address input 1. Connect directly to V <sub>CC</sub> or ground.         |
| A2              | 3                                                           | 24        | Address input 2. Connect directly to V <sub>CC</sub> or ground.         |
| P00             | 4                                                           | 1         | P-port input/output. Push-pull design structure.                        |
| P01             | 5                                                           | 2         | P-port input/output. Push-pull design structure.                        |
| P02             | 6                                                           | 3         | P-port input/output. Push-pull design structure.                        |
| P03             | 7                                                           | 4         | P-port input/output. Push-pull design structure.                        |
| P04             | 8                                                           | 5         | P-port input/output. Push-pull design structure.                        |
| P05             | 9                                                           | 6         | P-port input/output. Push-pull design structure.                        |
| P06             | 10                                                          | 7         | P-port input/output. Push-pull design structure.                        |
| P07             | 11                                                          | 8         | P-port input/output. Push-pull design structure.                        |
| GND             | 12                                                          | 9         | Ground                                                                  |
| P10             | 13                                                          | 10        | P-port input/output. Push-pull design structure.                        |
| P11             | 14                                                          | 11        | P-port input/output. Push-pull design structure.                        |
| P12             | 15                                                          | 12        | P-port input/output. Push-pull design structure.                        |
| P13             | 16                                                          | 13        | P-port input/output. Push-pull design structure.                        |
| P14             | 17                                                          | 14        | P-port input/output. Push-pull design structure.                        |
| P15             | 18                                                          | 15        | P-port input/output. Push-pull design structure.                        |
| P16             | 19                                                          | 16        | P-port input/output. Push-pull design structure.                        |
| P17             | 20                                                          | 17        | P-port input/output. Push-pull design structure.                        |
| A0              | 21                                                          | 18        | Address input 0. Connect directly to V <sub>CC</sub> or ground.         |
| SCL             | 22                                                          | 19        | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor. |
| SDA             | 23                                                          | 20        | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor.  |
| V <sub>CC</sub> | 24                                                          | 21        | Supply voltage                                                          |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                            |                                       | MIN  | MAX  | UNIT |
|------------------|--------------------------------------------|---------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage range                       |                                       | -0.5 | 6    | V    |
| VI               | Input voltage range <sup>(2)</sup>         |                                       | -0.5 | 6    | V    |
| Vo               | Output voltage range <sup>(2)</sup>        | Output voltage range <sup>(2)</sup>   |      | 6    | V    |
| I <sub>IK</sub>  | Input clamp current                        | V <sub>I</sub> < 0                    |      | -20  | mA   |
| I <sub>OK</sub>  | Output clamp current                       | V <sub>O</sub> < 0                    |      | -20  | mA   |
| I <sub>IOK</sub> | Input/output clamp current                 | $V_O < 0$ or $V_O > V_{CC}$           |      | ±20  | mA   |
| I <sub>OL</sub>  | Continuous output low current              | V <sub>O</sub> = 0 to V <sub>CC</sub> |      | 50   | mA   |
| I <sub>OH</sub>  | Continuous output high current             | V <sub>O</sub> = 0 to V <sub>CC</sub> |      | -50  | mA   |
|                  | Continuous current through GND             |                                       |      | -250 | A    |
| I <sub>CC</sub>  | Continuous current through V <sub>CC</sub> |                                       | 160  | mA   |      |
| T <sub>stg</sub> | Storage temperature range                  |                                       | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                          |                         |                                                                             |                                                                                                                    | MIN  | MAX  | UNIT |
|--------------------------|-------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|
| V Floring date discharge | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0                                                                                                                  | 2000 | V    |      |
|                          | V <sub>(ESD)</sub>      | Electrostatic discharge                                                     | Charged device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | 0    | 1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

|                 |                                |                         | MIN                   | MAX                   | UNIT |
|-----------------|--------------------------------|-------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage                 |                         | 2.3                   | 5.5                   | V    |
| V <sub>IH</sub> | High level input veltage       | SCL, SDA                | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> (1)   | V    |
|                 | High-level input voltage       | A2-A0, P07-P00, P17-P10 | 0.7 × V <sub>CC</sub> | 5.5                   | V    |
| \/              | Low level input veltage        | SCL, SDA                | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
| V <sub>IL</sub> | Low-level input voltage        | A2-A0, P07-P00, P17-P10 | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current      | P07–P00, P17–P10        |                       | -10                   | mA   |
| I <sub>OL</sub> | Low-level output current       | P07–P00, P17–P10        |                       | 25                    | mA   |
| T <sub>A</sub>  | Operating free-air temperature |                         | -40                   | 85                    | °C   |

<sup>(1)</sup> For voltages applied above V<sub>CC</sub>, an increase in ICC will result.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **6.4 Thermal Information**

|                           |                                              | PCA9555      |               |                |              |               |              |      |
|---------------------------|----------------------------------------------|--------------|---------------|----------------|--------------|---------------|--------------|------|
|                           | THERMAL METRIC <sup>(1)</sup>                | DB<br>(SSOP) | DBQ<br>(QSOP) | DGV<br>(TVSOP) | DW<br>(SOIC) | PW<br>(TSSOP) | RGE<br>(QFN) | UNIT |
|                           |                                              | 24 PINS      | 24 PINS       | 24 PINS        | 24 PINS      | 24 PINS       | 24 PINS      |      |
| $R_{\theta JA}$           | Junction-to-ambient thermal resistance       | 92.9         | 81.8          | 105.4          | 66.7         | 108.8         | 48.4         | °C/W |
| R <sub>θ</sub><br>JC(top) | Junction-to-case (top) thermal resistance    | 53.5         | 39.3          | 36.7           | 36.7         | 54            | 58.1         | °C/W |
| R <sub>θJB</sub>          | Junction-to-board thermal resistance         | 50.4         | 36.0          | 50.8           | 36.7         | 62.8          | 27.1         | °C/W |
| ΨЈТ                       | Junction-to-top characterization parameter   | 21.9         | 7.6           | 2.4            | 13.1         | 11.1          | 3.3          | °C/W |
| ΨЈВ                       | Junction-to-board characterization parameter | 50.1         | 35.6          | 50.3           | 62.3         | 62.3          | 27.2         | °C/W |
| R <sub>θ</sub><br>JC(bot) | Junction-to-case (bottom) thermal resistance | n/a          | n/a           | n/a            | n/a          | n/a           | 15.3         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAME                             | TER                            | TEST CONDITIONS                                                                     | V <sub>CC</sub> | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|------------------------------------|--------------------------------|-------------------------------------------------------------------------------------|-----------------|------|--------------------|------|------|
| V <sub>IK</sub>   | Input diode clamp                  | voltage                        | I <sub>I</sub> = -18 mA                                                             | 2.3 V to 5.5 V  | -1.2 |                    |      | V    |
| V <sub>PORR</sub> | Power-on reset vo                  | oltage, V <sub>CC</sub> rising | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0                         |                 |      | 1.2                | 1.5  | ٧    |
| V <sub>PORF</sub> | Power-on reset vo                  | oltage, V <sub>CC</sub>        | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0                         |                 | 0.75 | 1                  |      | V    |
| V <sub>OH</sub>   |                                    |                                |                                                                                     | 2.3 V           | 1.8  |                    |      |      |
|                   |                                    |                                | $I_{OH} = -8 \text{ mA}$                                                            | 3 V             | 2.6  |                    |      |      |
|                   | Dt bib ll                          |                                |                                                                                     | 4.75 V          | 4.1  |                    |      | .,   |
|                   | P-port high-level of               | output voitage(2)              |                                                                                     | 2.3 V           | 1.7  | ,                  |      | V    |
|                   |                                    |                                | $I_{OH} = -10 \text{ mA}$                                                           | 3 V             | 2.5  |                    |      |      |
|                   |                                    |                                |                                                                                     | 4.75 V          | 4    |                    |      |      |
|                   | SDA                                |                                | V <sub>OL</sub> = 0.4 V                                                             |                 | 3    |                    |      |      |
|                   | D (2)                              |                                | V <sub>OL</sub> = 0.5 V                                                             |                 | 8    | 20                 |      |      |
| I <sub>OL</sub>   | P port <sup>(3)</sup> INT          |                                | V <sub>OL</sub> = 0.7 V                                                             | 2.3 V to 5.5 V  | 10   | 24                 |      | mA   |
|                   |                                    |                                | V <sub>OL</sub> = 0.4 V                                                             |                 | 3    |                    |      |      |
|                   | SCL, SDA                           | V V 015                        |                                                                                     |                 |      | ±1                 |      |      |
| I <sub>I</sub>    | A2–A0                              |                                | $V_I = V_{CC}$ or GND                                                               | 2.3 V to 5.5 V  |      |                    | ±1   | μA   |
| I <sub>IH</sub>   | P port                             |                                | $V_I = V_{CC}$                                                                      | 2.3 V to 5.5 V  |      |                    | 1    | μA   |
| I <sub>IL</sub>   | P port                             |                                | V <sub>I</sub> = GND                                                                | 2.3 V to 5.5 V  |      |                    | -100 | μA   |
|                   |                                    |                                | $V_I = V_{CC}$ or GND, $I_O = 0$ ,<br>$I/O = inputs$ , $f_{SCI} = 400$ kHz, No load | 5.5 V           |      | 100                | 200  |      |
|                   | Operating mode                     |                                |                                                                                     | 3.6 V           |      | 30                 | 75   | μА   |
|                   |                                    |                                | 1/O - Inputs, I <sub>SCL</sub> - 400 KHz, No load                                   | 2.7 V           |      | 20                 | 50   |      |
|                   |                                    |                                |                                                                                     | 5.5 V           |      | 1.1                | 1.5  |      |
| Icc               |                                    | Low inputs                     | $V_I$ = GND, $I_O$ = 0, $I/O$ = inputs,<br>$f_{SCL}$ = 0 kHz, No load               | 3.6 V           |      | 0.7                | 1.3  | mA   |
|                   |                                    |                                | ISCL - O KI IZ, INO IOAU                                                            | 2.7 V           |      | 0.5                | 1    |      |
|                   | Standby mode                       |                                |                                                                                     | 5.5 V           |      | 2.5                | 3.5  |      |
|                   |                                    | High inputs                    | $V_I = V_{CC}$ , $I_O = 0$ , $I/O = inputs$ , $f_{SCL} = 0$ kHz, No load            | 3.6 V           |      | 1                  | 1.8  | μA   |
|                   |                                    |                                | ISCL - UKI IZ, NO IOAU                                                              | 2.7 V           |      | 0.7                | 1.6  |      |
| ΔI <sub>CC</sub>  | Additional current in standby mode |                                | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND     | 2.3 V to 5.5 V  |      |                    | 1.5  | mA   |
| Cı                | SCL                                |                                | V <sub>I</sub> = V <sub>CC</sub> or GND                                             | 2.3 V to 5.5 V  |      | 3                  | 8    | pF   |
|                   | SDA                                |                                | V V OND                                                                             | 0.03/1.553/     |      | 3                  | 9.5  | pF   |
| C <sub>io</sub>   | P port                             |                                | V <sub>IO</sub> = V <sub>CC</sub> or GND                                            | 2.3 V to 5.5 V  |      | 3.7                | 9.5  |      |

<sup>(1)</sup> All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V  $V_{CC}$ ) and  $T_A$  = 25°C.

# 6.6 I<sup>2</sup>C Interface Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                     |                                         | MIN | MAX | UNIT |
|---------------------|-----------------------------------------|-----|-----|------|
| I <sup>2</sup> C BU | JS—STANDARD MODE                        |     | -   |      |
| f <sub>scl</sub>    | I <sup>2</sup> C clock frequency        | 0   | 100 | kHz  |
| t <sub>sch</sub>    | I <sup>2</sup> C clock high time        | 4   |     | μs   |
| t <sub>scl</sub>    | I <sup>2</sup> C clock low time         | 4.7 |     | μs   |
| t <sub>sp</sub>     | I <sup>2</sup> C spike time             |     | 50  | ns   |
| t <sub>sds</sub>    | I <sup>2</sup> C serial-data setup time | 250 |     | ns   |
| t <sub>sdh</sub>    | I <sup>2</sup> C serial-data hold time  | 0   |     | ns   |

<sup>(2)</sup> Each I/O must be externally limited to a maximum of 25 mA, and each octal (P07–P00 and P17–P10) must be limited to a maximum current of 100 mA, for a device total of 200 mA.

<sup>(3)</sup> The total current sourced by all I/Os must be limited to 160 mA (80 mA for P07–P00 and 80 mA for P17–P10).



# 6.6 I<sup>2</sup>C Interface Timing Requirements (continued)

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                       |                                                         | , i                                                                                                                                                                                                                                                                       | MIN                               | MAX  | UNIT |
|-----------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                        |                                                                                                                                                                                                                                                                           |                                   | 1000 | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                        |                                                                                                                                                                                                                                                                           |                                   | 300  | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                       | 10-pF to 400-pF bus                                                                                                                                                                                                                                                       |                                   | 300  | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between stop and star    | t                                                                                                                                                                                                                                                                         | 4.7                               |      | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C start or repeated start condition setu | р                                                                                                                                                                                                                                                                         | 4.7                               |      | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C start or repeated start condition hold | start or repeated start condition setup start or repeated start condition hold stop condition setup d data time SCL low to SDA output valid ACK signal from SCL low to SDA (out) low bus capacitive load T MODE clock frequency clock high time clock low time spike time |                                   |      | μs   |
| t <sub>sps</sub>      | <sup>12</sup> C stop condition setup                    |                                                                                                                                                                                                                                                                           | 4                                 |      | μs   |
| t <sub>vd(data)</sub> | Valid data time                                         | SCL low to SDA output valid                                                                                                                                                                                                                                               |                                   | 3.45 | μs   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition                        |                                                                                                                                                                                                                                                                           |                                   | 3.45 | μs   |
| C <sub>b</sub> (1)    | I <sup>2</sup> C bus capacitive load                    |                                                                                                                                                                                                                                                                           |                                   | 400  | pF   |
| I <sup>2</sup> C BUS  | —FAST MODE                                              |                                                                                                                                                                                                                                                                           |                                   |      |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                        |                                                                                                                                                                                                                                                                           | 0                                 | 400  | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time                        | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                     |                                   |      |      |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                         | 1.3                                                                                                                                                                                                                                                                       |                                   | μs   |      |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                             |                                                                                                                                                                                                                                                                           | 50                                | ns   |      |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time                 |                                                                                                                                                                                                                                                                           | 100                               |      | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time                  |                                                                                                                                                                                                                                                                           | 0                                 |      | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                        |                                                                                                                                                                                                                                                                           | 20                                | 300  | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                        |                                                                                                                                                                                                                                                                           | 20 × (V <sub>CC</sub> /<br>5.5 V) | 300  | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                       | 10-pF to 400-pF bus                                                                                                                                                                                                                                                       | 20 × (V <sub>CC</sub> /<br>5.5 V) | 300  | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between stop and star    | t                                                                                                                                                                                                                                                                         | 1.3                               |      | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C start or repeated start condition setu | р                                                                                                                                                                                                                                                                         | 0.6                               |      | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C start or repeated start condition hold |                                                                                                                                                                                                                                                                           | 0.6                               |      | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C stop condition setup                   |                                                                                                                                                                                                                                                                           | 0.6                               |      | μs   |
| t <sub>vd(data)</sub> | Valid data time                                         | SCL low to SDA output valid                                                                                                                                                                                                                                               |                                   | 0.9  | μs   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition                        | ACK signal from SCL low to SDA (out) low                                                                                                                                                                                                                                  |                                   | 0.9  | μs   |
| C <sub>b</sub> (1)    | I <sup>2</sup> C bus capacitive load                    |                                                                                                                                                                                                                                                                           |                                   | 400  | pF   |

<sup>(1)</sup>  $C_b$  = total capacitance of one bus line in pF.

# **6.7 Switching Characteristics**

over recommended operating free-air temperature range,  $C_L \le 100 \text{ pF}$  (unless otherwise noted) (see Figure 7-1 and Figure 7-2)

| PARAMETER       |                            | PARAMETER FROM (INPUT) |        | MIN | MAX | UNIT |
|-----------------|----------------------------|------------------------|--------|-----|-----|------|
| t <sub>iv</sub> | Interrupt valid time       | P port                 | ĪNT    |     | 4   | μs   |
| t <sub>ir</sub> | Interrupt reset delay time | SCL                    | ĪNT    |     | 4   | μs   |
| t <sub>pv</sub> | Output data valid          | SCL                    | P port |     | 200 | ns   |
| t <sub>ps</sub> | Input data setup time      | P port                 | SCL    | 150 |     | ns   |
| t <sub>ph</sub> | Input data hold time       | P port                 | SCL    | 1   |     | μs   |

Product Folder Links: PCA9555

# 6.8 Typical Characteristics

T<sub>A</sub> = 25°C (unless otherwise noted)



 $V_{OL} \mbox{-} \mbox{Output Low Voltage (V)}$  Figure 6-5. I/O Sink Current vs Output Low Voltage for Different

Temperature ( $T_A$ ) for  $V_{CC} = 1.8 \text{ V}$ 

V<sub>OL</sub> - Output Low Voltage (V)

Figure 6-6. I/O Sink Current vs Output Low Voltage for Different

Temperature ( $T_A$ ) for  $V_{CC} = 2.5 \text{ V}$ 



# 6.8 Typical Characteristics (continued)

T<sub>A</sub> = 25°C (unless otherwise noted)





Figure 6-8. I/O Sink Current vs Output Low Voltage for Different Temperature  $(T_A)$  for  $V_{CC} = 5 \text{ V}$ 





Figure 6-9. I/O Sink Current vs Output Low Voltage for Different Temperature  $(T_A)$  for  $V_{CC}$  = 5.5 V

Figure 6-10. I/O Low Voltage vs Temperature for Different  $\rm V_{CC}$  and  $\rm I_{OL}$ 





Figure 6-11. I/O Source Current vs Output High Voltage for Different Temperature ( $T_A$ ) for  $V_{CC}$  = 1.65 V

Figure 6-12. I/O Source Current vs Output High Voltage for Different Temperature (T<sub>A</sub>) for V<sub>CC</sub> = 1.8 V

Submit Document Feedback

# 6.8 Typical Characteristics (continued)

T<sub>A</sub> = 25°C (unless otherwise noted)





Figure 6-14. I/O Source Current vs Output High Voltage for Different Temperature  $(T_A)$  for  $V_{CC} = 3.3 \text{ V}$ 



Figure 6-15. I/O Source Current vs Output High Voltage for Different Temperature ( $T_A$ ) for  $V_{CC}$  = 5 V



Figure 6-16. I/O Source Current vs Output High Voltage for Different Temperature ( $T_A$ ) for  $V_{CC}$  = 5.5 V



Figure 6-17.  $V_{CC}$  –  $V_{OH}$  Voltage vs Temperature for Different  $V_{CC}$ 



Figure 6-18.  $\Delta$  I<sub>CC</sub> vs Temperature for Different V<sub>CC</sub> (V<sub>I</sub> = V<sub>CC</sub> - 0.6 V)



# 7 Parameter Measurement Information



SDA LOAD CONFIGURATION



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\rm O}$  = 50  $\Omega$ ,  $t_{\rm f}/t_{\rm f} \leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 7-1. I<sup>2</sup>C Interface Load Circuit And Voltage Waveforms



## P-PORT LOAD CONFIGURATION



#### WRITE MODE $(R/\overline{W} = 0)$



- A.  $C_L$  includes probe and jig capacitance.
- B.  $t_{pv}$  is measured from 0.7 ×  $V_{CC}$  on SCL to 50% I/O (Pn) output.
- C. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \ \Omega$ ,  $t_r/t_f \leq$  30 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 7-2. P-Port Load Circuit And Voltage Waveforms

# 8 Detailed Description

## 8.1 Overview

The system master can reset the PCA9555 in the event of a timeout or other improper operation by utilizing the power-on reset feature, which puts the registers in their default state and initializes the I<sup>2</sup>C/SMBus state machine.

The PCA9555 open-drain interrupt (  $\overline{\text{INT}}$ ) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed.

INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the PCA9555 can remain a simple slave device.

The device outputs (latched) have high-current drive capability for directly driving LEDs.

Although pin-to-pin and I<sup>2</sup>C-address is compatible with the PCF8575, software changes are required due to the enhancements.

The PCA9555 is identical to the PCA9535, except for the inclusion of the internal I/O pullup resistor, which pulls the I/O to a default high when configured as an input and undriven.

Three hardware pins (A0, A1, and A2) are used to program and vary the fixed I<sup>2</sup>C address and allow up to eight devices to share the same I<sup>2</sup>C bus or SMBus. The fixed I<sup>2</sup>C address of the PCA9555 is the same as the PCF8575, PCF8575C, and PCF8574, allowing up to eight of these devices in any combination to share the same I<sup>2</sup>C bus or SMBus.

#### 8.2 Functional Block Diagram



- A. Pin numbers shown are for DB, DBQ, DGV, DW, and PW packages.
- B. All I/Os are set to inputs at reset.

Figure 8-1. Logic Diagram



A. At power-on reset, all registers return to default values.

Figure 8-2. Simplified Schematic Of P-Port I/Os

#### 8.3 Device Features

# 8.3.1 Power-On Reset (POR)

When power (from 0 V) is applied to  $V_{CC}$ , an internal power-on reset circuit holds the PCA9555 in a reset condition until  $V_{CC}$  has reached  $V_{POR}$ . At that time, the reset condition is released, and the PCA9555 registers and  $I^2C$ -SMBus state machine initialize to their default states. After that,  $V_{CC}$  must be lowered to below  $V_{PORF}$  and back up to the operating voltage for a power-reset cycle.

# 8.3.2 I/O Port

When an I/O is configured as an input, FETs Q1 and Q2 (in Figure 8-2) are off, creating a high-impedance input. The input voltage may be raised above  $V_{CC}$  to a maximum of 5.5 V.

If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the Output Port register. In this case, there are low-impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation.



#### 8.4 Device Functional Modes

# 8.4.1 Interrupt ( INT) Output

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time,  $t_{iv}$ , the signal  $\overline{INT}$  is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal.

Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as  $\overline{\text{INT}}$ . Writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the Input Port register. Because each 8-pin port is read independently, the interrupt caused by port 0 is not cleared by a read of port 1 or vice versa.

The INT output has an open-drain structure and requires pullup resistor to V<sub>CC</sub>.

# 8.4.1.1 Interrupt Errata

#### 8.4.1.1.1 INT Description

The INT will be improperly de-asserted if the following two conditions occur:

1. The last I<sup>2</sup>C command byte (register pointer) written to the device was 00h.

#### **Note**

This generally means the last operation with the device was a Read of the input register. However, the command byte may have been written with 00h without ever going on to read the input register. After reading from the device, if no other command byte written, it will remain 00h.

2. Any other slave device on the I<sup>2</sup>C bus acknowledges an address byte with the R/W bit set high

#### 8.4.1.1.2 System Impact

Can cause improper interrupt handling as the Master will see the interrupt as being cleared.

#### 8.4.1.1.3 System Workaround

Minor software change: User must change command byte to something besides 00h after a Read operation to the PCA9555 device or before reading from another slave device.

## Note

Software change will be compatible with other versions (competition and TI redesigns) of this device.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

I<sup>2</sup>C communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 8-3). After the Start condition, the device address byte is sent, MSB first, including the data direction bit (R/W). This device does not respond to the general call address.

After receiving the valid address byte, this device responds with an ACK, a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the Start and Stop conditions.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see Figure 8-4).

A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 8-3).

Any number of data bytes can be transferred from the transmitter to the receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 8-5). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation.

A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition.



Figure 8-3. Definition Of Start And Stop Conditions



Figure 8-4. Bit Transfer





Figure 8-5. Acknowledgment On I<sup>2</sup>C Bus

# 8.5.2 Register Map

**Table 8-1. Interface Definition** 

| ВҮТЕ                           | BIT     |     |     |     |     |     |     |         |  |  |  |  |
|--------------------------------|---------|-----|-----|-----|-----|-----|-----|---------|--|--|--|--|
|                                | 7 (MSB) | 6   | 5   | 4   | 3   | 2   | 1   | 0 (LSB) |  |  |  |  |
| I <sup>2</sup> C slave address | L       | Н   | L   | L   | A2  | A1  | A0  | R/W     |  |  |  |  |
| P0x I/O data bus               | P07     | P06 | P05 | P04 | P03 | P02 | P01 | P00     |  |  |  |  |
| P1x I/O data bus               | P17     | P16 | P15 | P14 | P13 | P12 | P11 | P10     |  |  |  |  |

#### 8.5.2.1 Device Address

Figure 8-6 shows the address byte of the PCA9555.



Figure 8-6. PCA9555 Address

Table 8-2. Address Reference

|    | INPUTS     |    | I <sup>2</sup> C BUS SLAVE ADDRESS |
|----|------------|----|------------------------------------|
| A2 | <b>A</b> 1 | A0 | I-C BUS SLAVE ADDRESS              |
| L  | L          | L  | 32 (decimal), 20 (hexadecimal)     |
| L  | L          | Н  | 33 (decimal), 21 (hexadecimal)     |
| L  | Н          | L  | 34 (decimal), 22 (hexadecimal)     |
| L  | Н          | Н  | 35 (decimal), 23 (hexadecimal)     |
| Н  | L          | L  | 36 (decimal), 24 (hexadecimal)     |
| Н  | L          | Н  | 37 (decimal), 25 (hexadecimal)     |
| Н  | Н          | L  | 38 (decimal), 26 (hexadecimal)     |
| Н  | Н          | Н  | 39 (decimal), 27 (hexadecimal)     |

The last bit of the slave address defines the operation (read or write) to be performed. A high (1) selects a read operation, while a low (0) selects a write operation.

# 8.5.2.2 Control Register And Command Byte

Following the successful acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the PCA9555. Three bits of this data byte state the operation (read or write) and the internal register (input, output, polarity inversion, or configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission.

Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent.

Figure 8-7. Control Register Bits

| 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0  |
|---|---|---|---|---|----|----|----|
| 0 | 0 | 0 | 0 | 0 | B2 | B1 | В0 |

**Table 8-3. Command Byte** 

| CONT | ROL REGISTER | RBITS | COMMAND    | REGISTER                  | PROTOCOL        | POWER-UP  |
|------|--------------|-------|------------|---------------------------|-----------------|-----------|
| B2   | B1           | В0    | BYTE (HEX) | REGISTER                  | PROTOCOL        | DEFAULT   |
| 0    | 0            | 0     | 0x00       | Input Port 0              | Read byte       | xxxx xxxx |
| 0    | 0            | 1     | 0x01       | Input Port 1              | Read byte       | xxxx xxxx |
| 0    | 1            | 0     | 0x02       | Output Port 0             | Read/write byte | 1111 1111 |
| 0    | 1            | 1     | 0x03       | Output Port 1             | Read/write byte | 1111 1111 |
| 1    | 0            | 0     | 0x04       | Polarity Inversion Port 0 | Read/write byte | 0000 0000 |
| 1    | 0            | 1     | 0x05       | Polarity Inversion Port 1 | Read/write byte | 0000 0000 |
| 1    | 1            | 0     | 0x06       | Configuration Port 0      | Read/write byte | 1111 1111 |
| 1    | 1            | 1     | 0x07       | Configuration Port 1      | Read/write byte | 1111 1111 |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

#### 8.5.2.3 Register Descriptions

The Input Port registers (registers 0 and 1) reflect the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level.

Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port register will be accessed next.

Table 8-4. Registers 0 And 1 (Input Port Registers)

| Bit     | 10.7 | 10.6 | 10.5 | 10.4 | 10.3 | 10.2 | 10.1 | 10.0 |
|---------|------|------|------|------|------|------|------|------|
| Default | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    |
| Bit     | I1.7 | I1.6 | I1.5 | I1.4 | I1.3 | I1.2 | I1.1 | I1.0 |
| Default | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    |

The Output Port registers (registers 2 and 3) show the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value.

Table 8-5. Registers 2 And 3 (Output Port Registers)

|         |      | -    |      | •    | •    | -    | ,    |      |
|---------|------|------|------|------|------|------|------|------|
| Bit     | O0.7 | O0.6 | O0.5 | O0.4 | O0.3 | O0.2 | O0.1 | O0.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| Bit     | 01.7 | O1.6 | O1.5 | 01.4 | 01.3 | 01.2 | 01.1 | O1.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

The Polarity Inversion registers (registers 4 and 5) allow polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin's polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin's original polarity is retained.

Table 8-6. Registers 4 And 5 (Polarity Inversion Registers)

| Bit     | N0.7 | N0.6 | N0.5 | N0.4 | N0.3 | N0.2 | N0.1 | N0.0 |
|---------|------|------|------|------|------|------|------|------|
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Bit     | N1.7 | N1.6 | N1.5 | N1.4 | N1.3 | N1.2 | N1.1 | N1.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

The Configuration registers (registers 6 and 7) configure the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output.

Table 8-7. Registers 6 And 7 (Configuration Registers)

|         |      |      |      | •    |      |      |      |      |
|---------|------|------|------|------|------|------|------|------|
| Bit     | C0.7 | C0.6 | C0.5 | C0.4 | C0.3 | C0.2 | C0.1 | C0.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| Bit     | C1.7 | C1.6 | C1.5 | C1.4 | C1.3 | C1.2 | C1.1 | C1.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Product Folder Links: PCA9555

#### 8.5.2.4 Bus Transactions

Data is exchanged between the master and the PCA9555 through write and read commands.

#### 8.5.2.4.1 Writes

Data is transmitted to the PCA9555 by sending the device address and setting the least-significant bit to a logic 0 (see Figure 8-6 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte.

The eight registers within the PCA9555 are configured to operate as four register pairs. The four pairs are input ports, output ports, polarity inversion ports, and configuration ports. After sending data to one register, the next data byte is sent to the other register in the pair (see Figure 8-8 and Figure 8-9). For example, if the first byte is sent to output port (register 3), the next byte is stored in Output Port 0 (register 2).

There is no limitation on the number of data bytes sent in one write transmission. In this way, each 8-bit register may be updated independently of the other registers.



Figure 8-8. Write To Output Port Registers



Figure 8-9. Write To Configuration Registers

#### 8.5.2.4.2 Reads

The bus master first must send the PCA9555 address with the least-significant bit set to a logic 0 (see Figure 8-6 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again, but this time, the least-significant bit is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9555 (see Figure 8-10 through Figure 8-12).

After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. For example, if the command byte references Input Port 1 before the restart, and the restart occurs when Input Port 0 is being read, the stored command byte changes to reference Input Port 0. The original command byte is forgotten. If a subsequent restart occurs, Input Port 0 is read first. Data is clocked into the register on the rising edge of the ACK clock pulse. After the first byte is read, additional bytes may be read, but the data now reflect the information in the other register in the pair. For example, if Input Port 1 is read, the next byte read is Input Port 0.

Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data.



Figure 8-10. Read From Register



- A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (read Input Port register).
- B. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 8-10 for these details).

Figure 8-11. Read Input Port Register, Scenario 1

www.ti.com



- A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (read Input Port register).
- This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 8-10 for these details).

Figure 8-12. Read Input Port Register, Scenario 2



# 9 Application Information Disclaimer

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 9.1 Application Information

## 9.1.1 Typical Application

Figure 9-1 shows an application in which the PCA9555 can be used.



- A. Device address is configured as 0100100 for this example.
- B. P00, P02, and P03 are configured as outputs.
- C. P01, P04-P07, and P10-P17 are configured as inputs.
- D. Pin numbers shown are for DB, DBQ, DGV, DW, and PW packages.

Figure 9-1. Typical Application

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

#### 9.1.1.1 Design Requirements

For this design example, use the parameters shown in Table 9-1.

**Table 9-1. Design Parameters** 

| DESIGN PARAMETER                                          | EXAMPLE VALUE |
|-----------------------------------------------------------|---------------|
| I <sup>2</sup> C and Subsystem Voltage (V <sub>CC</sub> ) | 5 V           |
| Output current rating, P-port sinking (I <sub>OL</sub> )  | 25 mA         |
| I <sup>2</sup> C bus clock (SCL) speed                    | 400 kHz       |

#### 9.1.1.2 Design Requirements

# 9.1.1.2.1 Minimizing $I_{CC}$ When I/O Is Used To Control Led

When an I/O is used to control an LED, normally it is connected to  $V_{CC}$  through a resistor as shown in Figure 9-1. Because the LED acts as a diode, when the LED is off, the I/O  $V_{IN}$  is about 1.2 V less than  $V_{CC}$ . The  $\Delta I_{CC}$  parameter in Electrical Characteristics shows how  $I_{CC}$  increases as  $V_{IN}$  becomes lower than  $V_{CC}$ . For battery-powered applications, it is essential that the voltage of I/O pins is greater than or equal to  $V_{CC}$  when the LED is off to minimize current consumption.

Figure 9-2 shows a high-value resistor in parallel with the LED. Figure 9-3 shows  $V_{CC}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{IN}$  at or above  $V_{CC}$  and prevent additional supply current consumption when the LED is off.



Figure 9-2. High-Value Resistor In Parallel With Led



Figure 9-3. Device Supplied By Lower Voltage

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# 9.1.1.3 Application Curves



Standard-mode:  $f_{SCL}$  = 100 kHz,  $t_r$  = 1  $\mu s$  Fast-mode:  $f_{SCL}$  = 400 kHz,  $t_r$  = 300 ns

Figure 9-4. Maximum Pull-Up Resistance  $(R_{p(max)})$  vs Bus Capacitance  $(C_b)$ 



 $V_{OL}$  = 0.2 ×  $V_{CC}$ ,  $I_{OL}$  = 2 mA when  $V_{CC}$  ≤ 2 V  $V_{OL}$  = 0.4 V,  $I_{OL}$  = 3 mA when  $V_{CC}$  > 2 V

Figure 9-5. Minimum Pull-Up Resistance ( $R_{p(min)}$ ) vs Pull-up Reference Voltage ( $V_{CC}$ )

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 10 Power Supply Recommendations

# 10.1 Power-On Reset Requirements

In the event of a glitch or data corruption, PCA9555 can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in Figure 10-1 and Figure 10-2.



Figure 10-1. V<sub>CC</sub> Is Lowered Below 0.2 V Or 0 V And Then Ramped Up To V<sub>CC</sub>



Figure 10-2. V<sub>CC</sub> Is Lowered Below The Por Threshold, Then Ramped Back Up To V<sub>CC</sub>

Table 10-1 specifies the performance of the power-on reset feature for PCA9555 for both types of power-on reset.

|                           | PARAMETER                                                                                                     |                 | MIN   | TYP | MAX   | UNIT |
|---------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|-------|------|
| V <sub>CC_FT</sub>        | Fall rate                                                                                                     | See Figure 10-1 | 1     |     | 100   | ms   |
| V <sub>CC_RT</sub>        | Rise rate                                                                                                     | See Figure 10-1 | 0.01  |     | 100   | ms   |
| V <sub>CC_TRR_GND</sub>   | Time to re-ramp (when V <sub>CC</sub> drops to GND)                                                           | See Figure 10-1 | 0.001 |     |       | ms   |
| V <sub>CC_TRR_POR50</sub> | Time to re-ramp (when $V_{CC}$ drops to $V_{POR\_MIN} - 50 \text{ mV}$ )                                      | See Figure 10-2 | 0.001 |     |       | ms   |
| V <sub>CC_GH</sub>        | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See Figure 10-3 |       |     | 1.2   | V    |
| V <sub>CC_GW</sub>        | Glitch width that will not cause a functional disruption when $V_{CCX\_GH} = 0.5 \times V_{CCx}$              | See Figure 10-3 |       |     |       | μs   |
| V <sub>PORF</sub>         | Voltage trip point of POR on falling V <sub>CC</sub>                                                          |                 | 0.767 |     | 1.144 | V    |
| V <sub>PORR</sub>         | Voltage trip point of POR on rising V <sub>CC</sub>                                                           |                 | 1.033 |     | 1.428 | V    |

Table 10-1. Recommended Supply Sequencing And Ramp Rates (1)

# (1) $T_A = -40$ °C to 85°C (unless otherwise noted)

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and the device impedance are factors that affect power-on reset performance. Figure 10-3 and Table 10-1 provide more information on how to measure these specifications.





Figure 10-3. Glitch Width And Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0. Figure 10-4 and Table 10-1 provide more details on this specification.



Submit Document Feedback

# 11 Layout

# 11.1 Layout Guidelines

For printed circuit board (PCB) layout of the PCA9555, common PCB layout practices must be followed, but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the  $V_{CC}$  pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors must be placed as close to the PCA9555 as possible. These best practices are shown in the Section 11.2.

For the layout example provided in the *Section 11.2*, it is possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to  $V_{CC}$ , or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in the *Section 11.2*.

# 11.2 Layout Example



Figure 11-1. PCA9555 Example Layout



# 12 Device and Documentation Support

# 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.2 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: PCA9555

Submit Document Feedback

www.ti.com 13-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| PCA9555DBQR      | ACTIVE | SSOP         | DBQ                | 24   | 2500           | RoHS & Green | (6)<br>NIPDAU                 | Level-2-260C-1 YEAR | -40 to 85    | PCA9555              |         |
| TONOGODDAN       | AOTIVE | 0001         | DDQ                | 27   | 2300           | None & Orcen | INII DAO                      | ECVCI Z 2000 T TEAR | 40 10 00     | 1 0/10000            | Samples |
| PCA9555DBR       | ACTIVE | SSOP         | DB                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD9555               | Samples |
| PCA9555DGVR      | ACTIVE | TVSOP        | DGV                | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD9555               | Samples |
| PCA9555DW        | ACTIVE | SOIC         | DW                 | 24   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PCA9555              | Samples |
| PCA9555DWR       | ACTIVE | SOIC         | DW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PCA9555              | Samples |
| PCA9555DWRG4     | ACTIVE | SOIC         | DW                 | 24   | 2000           | TBD          | Call TI                       | Call TI             | -40 to 85    |                      | Samples |
| PCA9555PWR       | ACTIVE | TSSOP        | PW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD9555               | Samples |
| PCA9555PWRG4     | ACTIVE | TSSOP        | PW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PD9555               | Samples |
| PCA9555RGER      | ACTIVE | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | PD9555               | Samples |
| PCA9555RGERG4    | ACTIVE | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | PD9555               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jul-2022

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCA9555DBQR | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| PCA9555DBR  | SSOP            | DB                 | 24 | 2000 | 330.0                    | 16.4                     | 8.2        | 8.8        | 2.5        | 12.0       | 16.0      | Q1               |
| PCA9555DGVR | TVSOP           | DGV                | 24 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| PCA9555DWR  | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| PCA9555PWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| PCA9555PWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| PCA9555RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| PCA9555RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com 3-Jun-2022



\*All dimensions are nominal

| Device      | Backage Drowing Bine |                 | SPQ  | Langth (mm) | Midth (mm)  | Ilaialet (mana) |             |
|-------------|----------------------|-----------------|------|-------------|-------------|-----------------|-------------|
| Device      | Package Type         | Package Drawing | Pins | SPQ         | Length (mm) | Width (mm)      | Height (mm) |
| PCA9555DBQR | SSOP                 | DBQ             | 24   | 2500        | 356.0       | 356.0           | 35.0        |
| PCA9555DBR  | SSOP                 | DB              | 24   | 2000        | 356.0       | 356.0           | 35.0        |
| PCA9555DGVR | TVSOP                | DGV             | 24   | 2000        | 356.0       | 356.0           | 35.0        |
| PCA9555DWR  | SOIC                 | DW              | 24   | 2000        | 350.0       | 350.0           | 43.0        |
| PCA9555PWR  | TSSOP                | PW              | 24   | 2000        | 367.0       | 367.0           | 38.0        |
| PCA9555PWR  | TSSOP                | PW              | 24   | 2000        | 356.0       | 356.0           | 35.0        |
| PCA9555RGER | VQFN                 | RGE             | 24   | 3000        | 367.0       | 367.0           | 35.0        |
| PCA9555RGER | VQFN                 | RGE             | 24   | 3000        | 356.0       | 356.0           | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# **TUBE**



## \*All dimensions are nominal

| Device Package Nar |           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|--------------------|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|--|
| ı                  | PCA9555DW | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |  |

DBQ (R-PDSO-G24)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated