











TCA9538 SCPS199D - AUGUST 2014-REVISED OCTOBER 2016

# TCA9538 Low Voltage 8-Bit I<sup>2</sup>C and SMBus Low-Power I/O Expander with Interrupt **Output, Reset, and Configuration Registers**

#### **Features**

- Low Standby Current Consumption
- I<sup>2</sup>C to Parallel Port Expander
- Open-Drain Active-Low Interrupt Output
- Active-Low Reset Input
- Operating Power-Supply Voltage Range of 1.65 V to 5.5 V
- 5-V Tolerant I/O Ports
- 400-kHz Fast I2C Bus
- Two Hardware Address Pins Allow up to Four Devices on the I<sup>2</sup>C/SMBus
- Input and Output Configuration Register
- Polarity Inversion Register
- Power-Up With All Channels Configured as Inputs
- No Glitch on Power Up
- Noise Filter on SCL/SDA Inputs
- Latched Outputs With High-Current Drive Maximum Capability for Directly Driving LEDs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)

# 2 Applications

- Servers
- Routers (Telecom Switching Equipment)
- **Personal Computers**
- Personal Electronics (example: Gaming Consoles)
- Industrial Automation
- **Products With GPIO-Limited Processors**

# 3 Description

The TCA9538 is a 16-pin device that provides 8 bits of general purpose parallel input and output (I/O) expansion for the two-line bidirectional I2C bus (or SMBus) protocol. The device can operate with a power supply voltage ranging from 1.65 V to 5.5 V. The device supports both 100-kHz (Standard-mode) and 400-kHz (Fast-mode) clock frequencies. I/O expanders such as the TCA9538 provide a simple solution when additional I/Os are needed for switches, sensors, push-buttons, LEDs, fans, etc.

The features of the TCA9538 include an interrupt that is generated on the INT pin whenever an input port changes state. The A0 and A1 hardware selectable address pins allow up to four TCA9538 devices on the same I<sup>2</sup>C bus. The device can also be reset to its default sate by using the RESET feature or by cycling the power supply and causing a power-on reset.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TCA9538     | TSSOP (16) | 5.00 mm × 4.40 mm |
|             | SSOP (16)  | 6.20 mm × 5.30 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simplified Block Diagram





# **Table of Contents**

| 1 | Features 1                                         |    | 8.4 Device Functional Modes                        | 17 |
|---|----------------------------------------------------|----|----------------------------------------------------|----|
| 2 | Applications 1                                     |    | 8.5 Programming                                    | 17 |
| 3 | Description 1                                      |    | 8.6 Register Map                                   | 19 |
| 4 | Revision History2                                  | 9  | Application and Implementation                     | 23 |
| 5 | Pin Configuration and Functions                    |    | 9.1 Application Information                        | 23 |
| 6 | Specifications4                                    |    | 9.2 Typical Application                            | 23 |
| U | 6.1 Absolute Maximum Ratings                       | 10 | Power Supply Recommendations                       | 26 |
|   | 6.2 ESD Ratings                                    |    | 10.1 Power-On Reset Requirements                   | 26 |
|   | 6.3 Recommended Operating Conditions4              | 11 | Layout                                             | 28 |
|   | 6.4 Thermal Information                            |    | 11.1 Layout Guidelines                             |    |
|   | 6.5 Electrical Characteristics                     |    | 11.2 Layout Example                                |    |
|   | 6.6 I <sup>2</sup> C Interface Timing Requirements | 12 | Device and Documentation Support                   | 29 |
|   | 6.7 RESET Timing Requirements                      |    | 12.1 Documentation Support                         |    |
|   | 6.8 Switching Characteristics                      |    | 12.2 Receiving Notification of Documentation Updat |    |
|   | 6.9 Typical Characteristics                        |    | 12.3 Community Resources                           | 29 |
| 7 | Parameter Measurement Information                  |    | 12.4 Trademarks                                    | 29 |
| 8 | Detailed Description                               |    | 12.5 Electrostatic Discharge Caution               | 29 |
| O | 8.1 Overview                                       |    | 12.6 Glossary                                      | 29 |
|   | 8.2 Functional Block Diagram 15                    | 13 | Mechanical, Packaging, and Orderable Information   | 29 |
|   | 8.3 Feature Description                            |    |                                                    |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (October 2015) to Revision D                                                 | Page     |
|------------------------------------------------------------------------------------------------------|----------|
| Updated Figure 18                                                                                    | 19       |
| Changes from Revision B (September 2015) to Revision C                                               | Page     |
| • Added "Time to reset; V <sub>CC</sub> = 1.65 V-2.3 V" parameter to RESET Timing Requirements table | 7        |
| Added "Output data valid; V <sub>CC</sub> = 1.65 V-2.3 V" to Switching Characteristics table         | <b>7</b> |
| Updated V <sub>CC_GW</sub> parameter.                                                                | 26       |
| Changes from Revision A (September 2014) to Revision B                                               | Page     |
| Added DB package to datasheet.                                                                       | 1        |
| Changes from Original (August 2014) to Revision A                                                    | Page     |
| Updated document to full version.                                                                    | 1        |



# 5 Pin Configuration and Functions





## **Pin Functions**

| PIN   |     | 1/0 | DECORPTION                                                                                                    |
|-------|-----|-----|---------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | I/O | DESCRIPTION                                                                                                   |
| A0    | 1   | 1   | Address input. Connect directly to V <sub>CC</sub> or ground                                                  |
| A1    | 2   | 1   | Address input. Connect directly to V <sub>CC</sub> or ground                                                  |
| GND   | 8   | _   | Ground                                                                                                        |
| ĪNT   | 13  | 0   | Interrupt output. Connect to V <sub>CC</sub> through a pull-up resistor                                       |
| P0    | 4   | I/O | P-port input-output. Push-pull design structure. At power on, P0 is configured as an input                    |
| P1    | 5   | I/O | P-port input-output. Push-pull design structure. At power on, P1 is configured as an input                    |
| P2    | 6   | I/O | P-port input-output. Push-pull design structure. At power on, P2 is configured as an input                    |
| P3    | 7   | I/O | P-port input-output. Push-pull design structure. At power on, P3 is configured as an input                    |
| P4    | 9   | I/O | P-port input-output. Push-pull design structure. At power on, P4 is configured as an input                    |
| P5    | 10  | I/O | P-port input-output. Push-pull design structure. At power on, P5 is configured as an input                    |
| P6    | 11  | I/O | P-port input-output. Push-pull design structure. At power on, P6 is configured as an input                    |
| P7    | 12  | I/O | P-port input-output. Push-pull design structure. At power on, P7 is configured as an input                    |
| RESET | 3   | 1   | Active-low reset input. Connect to $V_{\text{CC}}$ through a pull-up resistor if no active connection is used |
| SCL   | 14  | I   | Serial clock bus. Connect to V <sub>CC</sub> through a pull-up resistor                                       |
| SDA   | 15  | I/O | Serial data bus. Connect to V <sub>CC</sub> through a pull-up resistor                                        |
| VCC   | 16  |     | Supply voltage                                                                                                |



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                             |                             | MIN  | MAX  | UNIT |
|------------------|-------------------------------------------------------------|-----------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage                                              |                             | -0.5 | 6    | V    |
| VI               | Input voltage (2)                                           |                             | -0.5 | 6    | V    |
| Vo               | Output voltage <sup>(2)</sup>                               |                             | -0.5 | 6    | V    |
| I <sub>IK</sub>  | Input clamp current                                         | V <sub>I</sub> < 0          |      | -20  | mA   |
| I <sub>OK</sub>  | Output clamp current                                        | V <sub>O</sub> < 0          |      | -20  | mA   |
| I <sub>IOK</sub> | Input-output clamp current                                  | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20  | mA   |
| l <sub>OL</sub>  | Continuous output low current through a single P-port       | $V_O = 0$ to $V_{CC}$       |      | 50   | mA   |
| I <sub>OH</sub>  | Continuous output high current through a single P-port      | $V_O = 0$ to $V_{CC}$       |      | -50  | mA   |
|                  | Continuous current through GND by all P-ports, INT, and SDA |                             |      | 250  | A    |
| I <sub>CC</sub>  | Continuous current through V <sub>CC</sub> by all P-ports   |                             |      | -160 | mA   |
| T <sub>stg</sub> | Storage temperature                                         |                             | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                                            |                                                        |                                                                     | VALUE | UNIT |   |
|--------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|---|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | 2000                                                                | \/    |      |   |
|                                            | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000  | V    | Ì |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

#### 6.3 Recommended Operating Conditions

|                 |                                            |                                             |                                          | MIN                   | MAX                            | UNIT |
|-----------------|--------------------------------------------|---------------------------------------------|------------------------------------------|-----------------------|--------------------------------|------|
| V <sub>CC</sub> | Supply voltage                             |                                             |                                          | 1.65                  | 5.5                            | V    |
|                 |                                            | SCL, SDA                                    | V <sub>CC</sub> = 1.65 V to 5.5 V        | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> <sup>(1)</sup> |      |
| V <sub>IH</sub> | High-level input voltage                   | A0, A1, RESET, P7–P0                        | V <sub>CC</sub> = 1.65 V to 2.7 V        | 0.7 × V <sub>CC</sub> | 5.5                            | V    |
|                 | ·                                          | AU, A1, RESE1, P7-P0                        | V <sub>CC</sub> = 3 V to 5.5 V           | 0.8 × V <sub>CC</sub> | 5.5                            |      |
|                 | Low-level input voltage                    | SCL, SDA                                    | V <sub>CC</sub> = 1.65 V to 5.5 V        | -0.5                  | 0.3 × V <sub>CC</sub>          |      |
| $V_{IL}$        |                                            | A0, A1, RESET, P7-P0                        | V <sub>CC</sub> = 1.65 V to 2.7 V        | -0.5                  | 0.3 × V <sub>CC</sub>          | V    |
|                 |                                            |                                             | $V_{CC} = 3 \text{ V to } 5.5 \text{ V}$ | -0.5                  | 0.2 × V <sub>CC</sub>          |      |
| I <sub>OL</sub> | Low-level output current                   | Any P-port, P7-P0                           |                                          |                       | 25                             | mA   |
| I <sub>OH</sub> | High-level output current                  | Any P-port, P7-P0                           |                                          |                       | -10                            | mA   |
| I <sub>CC</sub> | Continuous current through GND             | All P-ports P7-P0, <del>INT</del> , and SDA |                                          |                       | 200                            | mA   |
|                 | Continuous current through V <sub>CC</sub> | All P-ports P7-P0                           |                                          |                       | -80                            |      |
| T <sub>A</sub>  | Operating free-air temperature             |                                             |                                          | -40                   | 85                             | °C   |

<sup>(1)</sup> The SCL and SDA pins shall not be at a higher potential than the supply voltage V<sub>CC</sub> in the application, or an increase in supply current, I<sub>CC</sub>, will result.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



#### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | TCA        | TCA9538   |      |  |
|-------------------------------|----------------------------------------------|------------|-----------|------|--|
|                               |                                              | PW (TSSOP) | DB (SSOP) | UNIT |  |
|                               |                                              | 16 PINS    | 16 PINS   |      |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 122        | 113.2     | °C/W |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 56.4       | 63.6      | °C/W |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 67.1       | 64        | °C/W |  |
| ΨЈТ                           | Junction-to-top characterization parameter   | 10.8       | 21.2      | °C/W |  |
| ΨЈВ                           | Junction-to-board characterization parameter | 66.5       | 63.4      | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                       | TEST CONDITIONS                         | V <sub>cc</sub> | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------|-------------------------------------------------|-----------------------------------------|-----------------|------|--------------------|-----|------|
| $V_{IK}$        | Input diode clamp voltage                       | $I_{I} = -18 \text{ mA}$                | 1.65 V to 5.5 V | -1.2 |                    |     | V    |
| $V_{PORR}$      | Power-on reset voltage, V <sub>CC</sub> rising  | $V_I = V_{CC}$ or GND, $I_O = 0$        |                 |      | 1.2                | 1.5 | V    |
| $V_{PORF}$      | Power-on reset voltage, V <sub>CC</sub> falling | $V_I = V_{CC}$ or GND, $I_O = 0$        |                 | 0.75 | 1                  |     | V    |
|                 |                                                 |                                         | 1.65 V          | 1.2  |                    |     |      |
|                 |                                                 | I 9 A                                   | 2.3 V           | 1.8  |                    |     |      |
|                 |                                                 | $I_{OH} = -8 \text{ mA}$                | 3 V             | 2.6  |                    |     |      |
| 17              | P-port high-level output voltage <sup>(2)</sup> |                                         | 4.5 V           | 4.1  |                    |     | V    |
| V <sub>OH</sub> | P-port nign-ievel output voltage                |                                         | 1.65 V          | 1.1  |                    |     | V    |
|                 |                                                 | 10 1                                    | 2.3 V           | 1.7  |                    |     |      |
|                 |                                                 | I <sub>OH</sub> = -10 mA                | 3 V             | 2.5  |                    |     |      |
|                 |                                                 |                                         | 4.5 V           | 4    |                    |     |      |
|                 | SDA (3)                                         | V <sub>OL</sub> = 0.4 V                 | 1.65 V to 5.5 V | 3    | 11                 |     |      |
|                 |                                                 | V <sub>OL</sub> = 0.5 V                 | 1.65 V          | 8    | 10                 |     | mA   |
|                 |                                                 |                                         | 2.3 V           | 8    | 13                 |     |      |
|                 |                                                 |                                         | 3 V             | 8    | 15                 |     |      |
|                 | P port <sup>(4)</sup>                           |                                         | 4.5 V           | 8    | 17                 |     |      |
| I <sub>OL</sub> | P port                                          |                                         | 1.65 V          | 10   | 14                 |     |      |
|                 |                                                 | V 0.7.V                                 | 2.3 V           | 10   | 17                 |     |      |
|                 |                                                 | V <sub>OL</sub> = 0.7 V                 | 3 V             | 10   | 20                 |     |      |
|                 |                                                 |                                         | 4.5 V           | 10   | 24                 |     |      |
|                 | ĪNT (5)                                         | V <sub>OL</sub> = 0.4 V                 | 1.65 V to 5.5 V | 3    | 7                  |     |      |
|                 | SCL, SDA                                        | V <sub>I</sub> = V <sub>CC</sub> or GND | 4.05.77 5.5.77  |      |                    | ±1  | ^    |
| I <sub>I</sub>  | A0, A1, RESET                                   |                                         | 1.65 V to 5.5 V |      |                    | ±1  | μΑ   |
| I <sub>IH</sub> | P port                                          | $V_{I} = V_{CC}$                        | 1.65 V to 5.5 V |      |                    | 1   | μА   |
| I <sub>IL</sub> | P port                                          | V <sub>I</sub> = GND                    | 1.65 V to 5.5 V |      |                    | -1  | μΑ   |

<sup>(1)</sup> All typical values are at nominal supply voltage (1.8-, 2.5-, 3.3-, or 5-V  $V_{CC}$ ) and  $T_A = 25$ °C.

<sup>(2)</sup> Each P-port I/O configured as a high output must be externally limited to a maximum of 10 mA, and the total current sourced by all I/Os (P-ports P7-P0) through V<sub>CC</sub> must be limited to a maximum current of 80 mA.

<sup>(3)</sup> The SDA pin must be externally limited to a maximum of 12 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.

<sup>(4)</sup> Each P-port I/O configured as a low output must be externally limited to a maximum of 25 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.

The INT pin must be externally limited to a maximum of 7 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                          | TEST CONDITIONS                                                                                              | V <sub>CC</sub> | MIN TYP <sup>(1)</sup> | MAX | UNIT  |
|-----------------|------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------|------------------------|-----|-------|
|                 |                                    | $V_{l} = V_{CC}$ or GND, $I_{O} = 0$ , $I/O = inputs$ , $f_{scl} = 400$ kHz, No load $t_{r} = 3$ ns          | 5.5 V           | 18                     | 30  |       |
|                 |                                    |                                                                                                              | 5.5 V           | 34                     |     |       |
|                 |                                    | $V_I = V_{CC}$ or GND, $I_O = 0$ ,<br>I/O = inputs, $f_{scl} = 400$ kHz, No load                             | 3.6 V           | 15                     |     |       |
|                 | Operating mode                     | $t_{r,max} = 300 \text{ ns}$                                                                                 | 2.7 V           | 9                      |     | μА    |
|                 | aparamag mesas                     | .,                                                                                                           | 1.65 V          | 5                      |     | F** 1 |
| I <sub>CC</sub> |                                    |                                                                                                              | 5.5 V           | 20                     |     |       |
| .00             |                                    | $V_{I}$ = $V_{CC}$ or GND, $I_{O}$ = 0, $I/O$ = inputs, $f_{scl}$ = 100 kHz, No load $t_{r,max}$ = 1 $\mu s$ | 3.6 V           | 8                      |     |       |
|                 |                                    |                                                                                                              | 2.7 V           | 5                      |     |       |
|                 |                                    |                                                                                                              | 1.65 V          | 3                      |     |       |
|                 |                                    |                                                                                                              | 5.5 V           | 1.9                    | 3.5 | цА    |
|                 | Ctondby mode                       | $V_1 = V_{CC}$ or GND, $I_0 = 0$ ,                                                                           | 3.6 V           | 1.1                    | 1.8 |       |
|                 | Standby mode                       | $I/O = inputs, f_{scl} = 0 \text{ kHz}, No load$                                                             | 2.7 V           | 1                      | 1.6 |       |
|                 |                                    |                                                                                                              | 1.65 V          | 0.4                    | 1   |       |
| $\Delta I_{CC}$ | Additional current in standby mode | One P-port input at $V_{CC} = 0.6 \text{ V}$ , Other P-port inputs at $V_{CC}$ or GND                        | 1.65 V to 5.5 V |                        | 70  | μΑ    |
| Ci              | SCL                                | $V_I = V_{CC}$ or GND                                                                                        | 1.65 V to 5.5 V | 4                      | 5   | pF    |
| C               | SDA                                | V V or CND                                                                                                   | 1 65 V to 5 5 V | 5.5                    | 6.5 |       |
| C <sub>io</sub> | P port                             | $V_{IO} = V_{CC}$ or GND                                                                                     | 1.65 V to 5.5 V | 8                      | 9.5 | pF    |

# 6.6 I<sup>2</sup>C Interface Timing Requirements

over operating free-air temperature range (unless otherwise noted) (see Figure 9)

|                       |                                                          |                                          | MIN      | MAX  | UNIT |
|-----------------------|----------------------------------------------------------|------------------------------------------|----------|------|------|
| STANDA                | RD MODE                                                  |                                          | <u> </u> |      |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                         |                                          | 0        | 100  | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time                         |                                          | 4        |      | μS   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                          |                                          | 4.7      |      | μS   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                              |                                          |          | 50   | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time                  |                                          | 250      |      | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time                   |                                          | 0        |      | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                         |                                          |          | 1000 | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                         |                                          |          | 300  | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                        | 10-pF to 400-pF bus                      |          | 300  | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between Stop and Start    |                                          | 4.7      |      | μS   |
| t <sub>sts</sub>      | I <sup>2</sup> C Start or repeated Start condition setup |                                          | 4.7      |      | μS   |
| t <sub>sth</sub>      | I <sup>2</sup> C Start or repeated Start condition hold  |                                          | 4        |      | μS   |
| t <sub>sps</sub>      | I <sup>2</sup> C Stop condition setup                    |                                          | 4        |      | μS   |
| t <sub>vd(data)</sub> | Valid data time                                          | SCL low to SDA output valid              |          | 3.45 | μS   |
| $t_{\text{vd(ack)}}$  | Valid data time of ACK condition                         | ACK signal from SCL low to SDA (out) low |          | 3.45 | μS   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load                     |                                          |          | 400  | ns   |
| FAST MC               | DDE                                                      |                                          |          |      |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                         |                                          | 0        | 400  | kHz  |
| $t_{\rm sch}$         | I <sup>2</sup> C clock high time                         |                                          | 0.6      |      | μS   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                          |                                          | 1.3      |      | μS   |
| $t_{sp}$              | I <sup>2</sup> C spike time                              |                                          |          | 50   | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time                  |                                          | 100      |      | ns   |



# I<sup>2</sup>C Interface Timing Requirements (continued)

over operating free-air temperature range (unless otherwise noted) (see Figure 9)

|                       |                                                          |                                          | MIN                               | MAX | UNIT |
|-----------------------|----------------------------------------------------------|------------------------------------------|-----------------------------------|-----|------|
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time                   |                                          | 0                                 |     | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                         |                                          | 20                                | 300 | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                         |                                          | 20 × (V <sub>DD</sub> /<br>5.5 V) | 300 | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                        | 10-pF to 400-pF bus                      | 20 × (V <sub>DD</sub> /<br>5.5 V) | 300 | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between Stop and Start    |                                          | 1.3                               |     | μS   |
| t <sub>sts</sub>      | I <sup>2</sup> C Start or repeated Start condition setup |                                          | 0.6                               |     | μS   |
| t <sub>sth</sub>      | I <sup>2</sup> C Start or repeated Start condition hold  |                                          | 0.6                               |     | μS   |
| t <sub>sps</sub>      | I <sup>2</sup> C Stop condition setup                    |                                          | 0.6                               |     | μS   |
| t <sub>vd(data)</sub> | Valid data time                                          | SCL low to SDA output valid              |                                   | 0.9 | μS   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition                         | ACK signal from SCL low to SDA (out) low |                                   | 0.9 | μS   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load                     |                                          |                                   | 400 | ns   |

# 6.7 RESET Timing Requirements

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                                | MIN | MAX | UNIT |
|--------------------|----------------------------------------------------------|-----|-----|------|
| STANDAR            | D and FAST MODE                                          |     |     |      |
| t <sub>w</sub>     | Reset pulse duration                                     | 4   |     | ns   |
| t <sub>REC</sub>   | Reset recovery time                                      | 0   |     | ns   |
|                    | Time to reset; $V_{CC} = 2.3 \text{ V}-5.5 \text{ V}$    | 400 |     |      |
| <sup>T</sup> RESET | Time to reset; $V_{CC} = 1.65 \text{ V} - 2.3 \text{ V}$ | 550 |     | ns   |

# 6.8 Switching Characteristics

over operating free-air temperature range (unless otherwise noted) (see Figure 10 and Figure 11)

|                 | PARAMETER                                         | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT |
|-----------------|---------------------------------------------------|-----------------|----------------|---------|------|
| STAN            | DARD and FAST MODE                                | •               |                |         |      |
| t <sub>iv</sub> | Interrupt valid time                              | P port          | ĪNT            | 4       | μS   |
| t <sub>ir</sub> | Interrupt reset delay time                        | SCL             | ĪNT            | 4       | μS   |
|                 | Output data valid; V <sub>CC</sub> = 2.3 V-5.5 V  | SCL             | D7 D0          | 200     | 20   |
| t <sub>pv</sub> | Output data valid; V <sub>CC</sub> = 1.65 V-2.3 V | SCL             | P7–P0          | 300     | ns   |
| t <sub>ps</sub> | Input data setup time                             | P port          | SCL            | 100     | ns   |
| t <sub>ph</sub> | Input data hold time                              | P port          | SCL            | 1       | μS   |

# TEXAS INSTRUMENTS

# 6.9 Typical Characteristics

 $T_A = 25^{\circ}C$  (unless otherwise noted)





# **Typical Characteristics (continued)**

 $T_A = 25$ °C (unless otherwise noted)







Figure 8. Output High Voltage ( $V_{CC}$ ) vs Supply Voltage ( $V_{CC}$ ) for P-Ports



# 7 Parameter Measurement Information



**SDA LOAD CONFIGURATION** 



## **VOLTAGE WAVEFORMS**

| BY | ГЕ | DESCRIPTION              |
|----|----|--------------------------|
| 1  |    | I <sup>2</sup> C address |
| 2, | 3  | P-port data              |

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ ,  $t_r/t_f~\leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 9. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms



# **Parameter Measurement Information (continued)**



INTERRUPT LOAD CONFIGURATION



- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>t</sub>/t<sub>f</sub> ≤ 30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 10. Interrupt Load Circuit and Voltage Waveforms



# **Parameter Measurement Information (continued)**



#### P-PORT LOAD CONFIGURATION



WRITE MODE  $(R/\overline{W} = 0)$ 



- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r/t_f \leq$  30 ns.
- C. The outputs are measured one at a time, with one transition per measurement.
- D. All parameters and waveforms are not applicable to all devices.

Figure 11. P-Port Load Circuit and Voltage Waveforms



# **Parameter Measurement Information (continued)**



#### SDA LOAD CONFIGURATION

#### P-PORT LOAD CONFIGURATION



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\rm O} = 50~\Omega$ ,  $t_{\rm r}/t_{\rm f} \leq$  30 ns.
- C. The outputs are measured one at a time, with one transition per measurement.
- D. I/Os are configured as inputs.
- E. All parameters and waveforms are not applicable to all devices.

Figure 12. Reset Load Circuits and Voltage Waveforms



# 8 Detailed Description

#### 8.1 Overview

The TCA9538 is an 8-bit I/O expander for the two-line bidirectional bus ( $I^2C$ ) is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. It provides general-purpose remote I/O expansion for most micro-controller families via the  $I^2C$  interface (serial clock, SCL, and serial data, SDA, pins).

The TCA9538 open-drain interrupt (INT) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. The INT pin can be connected to the interrupt input of a micro-controller. By sending an interrupt signal on this line, the remote I/O can inform the micro-controller if there is incoming data on its ports without having to communicate via the I2C bus. Thus, the TCA9538 can remain a simple slave device. The device outputs (latched) have high-current drive capability for directly driving LEDs.

Two hardware pins (A0 and A1) are used to program and vary the fixed I<sup>2</sup>C slave address and allow up to four devices to share the same I<sup>2</sup>C bus or SMBus.

The system master can reset the TCA9538 in the event of a timeout or other improper operation by asserting a low on the RESET input pin or by cycling the power supply and causing a power-on reset (POR). A reset puts the registers in their default state and initializes the I<sup>2</sup>C /SMBus state machine. The RESET feature and a POR cause the same reset/initialization to occur, but the RESET feature does so without powering down the part.

The TCA9538 consists of one 8-bit Configuration (input or output selection), Input Port, Output Port, and Polarity Inversion (active high or active low) registers. At power on, the I/Os are configured as inputs. However, the system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input Port or Output Port register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master.

The TCA9538 is identical to the TCA9554 except for the removal of the internal I/O pull-up resistors, which greatly reduces power consumption when the I/Os are held LOW, the replacement of A2 with RESET, and different slave address range.



# 8.2 Functional Block Diagram



Pin numbers shown are for the PW package.

Figure 13. Functional Block Diagram

### **Functional Block Diagram (continued)**



At power-on reset, all registers return to default values.

Figure 14. Simplified Schematic of P0 to P7

# 8.3 Feature Description

#### 8.3.1 I/O Port

When an I/O is configured as an input, FETs Q1 and Q2 are off, creating a high-impedance input. The input voltage may be raised above  $V_{CC}$  to a maximum of 5.5 V.

If the I/O is configured as an output, Q1 or Q2 is enabled depending on the state of the output port register. In this case, there are low impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin must not exceed the recommended levels for proper operation.

#### 8.3.2 Interrupt Output (INT)

An inte<u>rrupt</u> is generated by any rising or falling edge of any P-port I/O configured as an input. After time  $t_{iv}$ , the signal  $\overline{INT}$  is valid. Resetting the interrupt circuit is achieved when data on the ports is changed back to the original state or when data is read from the Input Port register. Resetting occurs in the read mode at the acknowledge (ACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as an interrupt on the  $\overline{INT}$  pin.

Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register.

The  $\overline{\text{INT}}$  output has an open-drain structure and requires pull-up resistor to  $V_{CC}$ .



### **Feature Description (continued)**

## 8.3.3 RESET Input

The  $\overline{\text{RESET}}$  input can be asserted to reset the system while keeping the V<sub>CC</sub> at its operating level. A reset can be accomplished by holding the  $\overline{\text{RESET}}$  pin low for a minimum of t<sub>W</sub>. The  $\overline{\text{TCA9538}}$  registers and I<sup>2</sup>C/SMBus state machine are changed to their default states once  $\overline{\text{RESET}}$  is low (0). Once  $\overline{\text{RESET}}$  is high (1), the I/O levels at the P port can be changed externally or through the master. This input requires a pull-up resistor to V<sub>CC</sub> if no active connection is used.

#### 8.4 Device Functional Modes

#### 8.4.1 Power-On Reset

When power (from 0 V) is applied to VCC, an internal power-on reset holds the TCA9538 in a reset condition until  $V_{CC}$  has reached  $V_{PORR}$ . At that point, the reset condition is released and the TCA9538 registers and SMBus/I<sup>2</sup>C state machine initialize to their default states. After that,  $V_{CC}$  must be lowered to below  $V_{PORF}$  and then back up to the operating voltage for a power-on reset cycle.

#### 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

I<sup>2</sup>C communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 15). After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W).

After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0–A1) of the slave device must not be changed between the Start and the Stop conditions.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see Figure 16).

A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 15).

Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 17). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation.

A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition.



Figure 15. Definition of Start and Stop Conditions

Submit Documentation Feedback



# **Programming (continued)**



Figure 16. Bit Transfer



Figure 17. Acknowledgment on I<sup>2</sup>C Bus

Table 1 shows the TCA9538 interface definition.

**Table 1. Interface Definition Table** 

| ВҮТЕ                           | BIT     |    |    |    |    |    |    |         |  |  |
|--------------------------------|---------|----|----|----|----|----|----|---------|--|--|
|                                | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |  |  |
| I <sup>2</sup> C slave address | Н       | Н  | Н  | L  | L  | A1 | A0 | R/W     |  |  |
| Px I/O data bus                | P7      | P6 | P5 | P4 | P3 | P2 | P1 | P0      |  |  |



### 8.6 Register Map

#### 8.6.1 Device Address

Figure 18 shows the address byte of the TCA9538.



Figure 18. TCA9538 Address

Table 2 shows the Address Reference of the TCA9538.

**Table 2. Address Reference Table** 

| INP | UTS | I <sup>2</sup> C BUS SLAVE ADDRESS |
|-----|-----|------------------------------------|
| A1  | A0  | I-C BUS SLAVE ADDRESS              |
| L   | L   | 112 (decimal), 70 (hexadecimal)    |
| L   | Н   | 113 (decimal), 71 (hexadecimal)    |
| Н   | L   | 114 (decimal), 72 (hexadecimal)    |
| Н   | Н   | 115 (decimal), 73 (hexadecimal)    |

The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected while a low (0) selects a write operation.

#### 8.6.2 Control Register and Command Byte

Following the successful Acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the TCA9538 (see Figure 19). Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that is affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission.

Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent.



Figure 19. Control Register Bits

Table 3 shows the TCA9538 Command byte.

**Table 3. Command Byte Table** 

| CONTROL REG | ISTER BITS | COMMAND BYTE | REGISTER           | PROTOCOL        | POWER-UP DEFAULT |  |
|-------------|------------|--------------|--------------------|-----------------|------------------|--|
| B1          | В0         | (HEX)        | REGISTER           | PROTOCOL        |                  |  |
| 0           | 0          | 0x00         | Input Port         | Read byte       | XXXX XXXX        |  |
| 0           | 1          | 0x01         | Output Port        | Read/write byte | 1111 1111        |  |
| 1           | 0          | 0x02         | Polarity Inversion | Read/write byte | 0000 0000        |  |
| 1           | 1          | 0x03         | Configuration      | Read/write byte | 1111 1111        |  |



#### 8.6.3 Register Descriptions

The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level.

Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port register is accessed next. See Table 4.

Table 4. Register 0 (Input Port Register) Table

| BIT     | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | X  | X  | Χ  | X  | X  | Χ  | X  | X  |

The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. See Table 5.

Table 5. Register 1 (Output Port Register) Table

| BIT     | 07 | O6 | O5 | 04 | О3 | O2 | O1 | 00 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained. See Table 6.

Table 6. Register 2 (Polarity Inversion Register) Table

| BIT     | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. See Table 7.

Table 7. Register 3 (Configuration Register) Table

| BIT     | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |



#### 8.6.3.1 Bus Transactions

Data is exchanged between the master and the TCA9538 through write and read commands.

#### 8.6.3.1.1 Writes

Data is transmitted to the TCA9538 by sending the device address and setting the least-significant bit (LSB) to a logic 0 (see Figure 18 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte (see Figure 20 and Figure 21). There is no limitation on the number of data bytes sent in one write transmission.



Figure 20. Write to Output Port Register



Figure 21. Write to Configuration or Polarity Inversion Registers



#### 8.6.3.1.2 Reads

The bus master first must send the TCA9538 address with the LSB set to a logic 0 (see Figure 18 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but, this time, the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the TCA9538 (see Figure 22 and Figure 23). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data.



Figure 22. Read From Register



- A. This figure assumes the command byte has previously been programmed with 00h.
- B. Transfer of data can be stopped at any moment by a Stop condition.
- C. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port. See Figure 22 for these details.

Figure 23. Read From Input Port Register



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

Figure 24 shows an application in which the TCA9538 can be used.

## 9.2 Typical Application



- (1) The SCL and SDA pins must be tied directly to VCC because if SCL and SDA are tied to an auxiliary power supply that could be powered on while VCC is powered off, then the supply current, ICC, increases as a result.
- A. Device address is configured as 1110000 for this example.
- B. P0, P2, and P3 are configured as outputs.
- C. P1, P4, and P5 are configured as inputs.
- D. P6 and P7 are not used and must be configured as outputs.

Figure 24. Application Schematic



### **Typical Application (continued)**

#### 9.2.1 Design Requirements

#### 9.2.1.1 Minimizing I<sub>CC</sub> When I/Os Control LEDs

When the I/Os are used to control LEDs, normally they are connected to  $V_{CC}$  through a resistor as shown in Figure 24. For a P-port configured as an input,  $I_{CC}$  increases as  $V_I$  becomes lower than  $V_{CC}$ . The LED is a diode, with threshold voltage  $V_T$ , and when a P-port is configured as an input the LED is off but  $V_I$  is a  $V_T$  drop below  $V_{CC}$ .

For battery-powered applications, it is essential that the voltage of P-ports controlling LEDs is greater than or equal to  $V_{CC}$  when the P-ports are configured as input to minimize current consumption. Figure 25 shows a high-value resistor in parallel with the LED. Figure 26 shows  $V_{CC}$  less than the LED supply voltage by at least  $V_T$ . Both of these methods maintain the I/O  $V_I$  at or above  $V_{CC}$  and prevents additional supply current consumption when the P-port is configured as an input and the LED is off.



Figure 25. High-Value Resistor in Parallel with LED



Figure 26. Device Supplied by a Lower Voltage

#### 9.2.2 Detailed Design Procedure

The pull-up resistors,  $R_P$ , for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all slaves on the  $I^2C$  bus. The minimum pull-up resistance is a function of  $V_{CC}$ ,  $V_{OL,(max)}$ , and  $I_{OL}$  as shown in Equation 1:

$$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$
(1)

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$  as shown in Equation 2:

$$R_{p(max)} = \frac{t_r}{0.8473 \times C_b} \tag{2}$$

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9538,  $C_i$  for SCL or  $C_{io}$  for SDA, the capacitance of wires/connections/traces, and the capacitance of additional slaves on the bus.



# **Typical Application (continued)**

## 9.2.3 Application Curves



Figure 27. Maximum Pull-Up Resistance ( $R_{p(max)}$ ) vs Bus Capacitance ( $C_b$ )



Figure 28. Minimum Pull-Up Resistance ( $R_{p(min)}$ ) vs Pull-Up Reference Voltage ( $V_{CC}$ )



# 10 Power Supply Recommendations

#### 10.1 Power-On Reset Requirements

In the event of a glitch or data corruption, the TCA9538 can be reset to its default conditions by using the poweron reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in and Figure 29.



Figure 29. V<sub>CC</sub> is Lowered Below the POR Threshold, Then Ramped Back Up to V<sub>CC</sub>

Table 8 specifies the performance of the power-on reset feature for the TCA9538 for both types of power-on reset.

Table 8. Recommended Supply Sequencing And Ramp Rates (1)

|                     | PARAMETER                                                                                                      |               | MIN | MAX | UNIT |
|---------------------|----------------------------------------------------------------------------------------------------------------|---------------|-----|-----|------|
| V <sub>CC_FT</sub>  | Fall rate                                                                                                      | See Figure 29 | 1   |     | ms   |
| V <sub>CC_RT</sub>  | Rise rate                                                                                                      | See Figure 29 | 0.1 |     | ms   |
| V <sub>CC_TRR</sub> | Time to re-ramp (when $V_{CC}$ drops to $V_{POR\_MIN}$ – 50 mV or when $V_{CC}$ drops to GND)                  | See Figure 29 | 2   |     | μS   |
| V <sub>CC_GH</sub>  | Level that $V_{CC}$ can glitch down to, but not cause a functional disruption when $V_{CC\_GW}=1\ \mu s$       | See Figure 30 |     | 1.2 | V    |
| V <sub>CC_GW</sub>  | Glitch width that does not cause a functional disruption when $V_{CC\_GH} = 0.5 \times V_{CC}$ (For VCC > 3 V) | See Figure 30 |     | 10  | μS   |

<sup>(1)</sup> All supply sequencing and ramp rate values are measured at  $T_A = 25$ °C

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 30 and Table 8 provide more information on how to measure these specifications.



Figure 30. Glitch Width and Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0. Figure 31 and Table 8 provide more details on this specification.





Figure 31. V<sub>POR</sub>



# 11 Layout

#### 11.1 Layout Guidelines

For printed circuit board (PCB) layout of the TCA9538, common PCB layout practices must be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors must be placed as close to the TCA9538 as possible. These best practices are shown in Figure 32.

For the layout example provided in Figure 32, it would be possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to  $V_{CC}$  or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in Figure 32.

#### 11.2 Layout Example



Figure 32. TCA9538 Layout



# 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- I2C Bus Pull-Up Resistor Calculation
- Maximum Clock Frequency of I2C Bus Using Repeaters
- Introduction to Logic
- Understanding the I2C Bus
- Choosing the Correct I2C Device for New Designs
- I/O Expander EVM User's Guide

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TCA9538DBR       | ACTIVE | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TD538                   | Samples |
| TCA9538PWR       | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PW538                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCA9538DBR | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TCA9538PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCA9538DBR | SSOP         | DB              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TCA9538PWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated