# 2.5 V to 5.5 V, 400 μA, 2-Wire Interface, Quad Voltage Output, 8-/10-/12-Bit DACs ## AD5306/AD5316/AD5326 #### **FEATURES** AD5306: 4 buffered 8-bit DACs in 16-lead TSSOP A version: ±1 LSB INL, B version: ±0.625 LSB INL AD5316: 4 buffered 10-bit DACs in 16-lead TSSOP A version: ±4 LSB INL, B version: ±2.5 LSB INL AD5326: 4 buffered 12-bit DACs in 16-lead TSSOP A version: ±16 LSB INL, B version: ±10 LSB INL Low power operation: 400 µA @ 3 V, 500 µA @ 5 V 2-wire (I2C0-compatible) serial interface 2.5 V to 5.5 V power supply Guaranteed monotonic by design over all codes Power-down to 90 nA @ 3 V, 300 nA @ 5 V (PD pin or bit) **Double-buffered input logic** **Buffered/unbuffered reference input options** Output range: 0 V to VREF or 0 V to 2 VREF Power-on reset to 0 V Simultaneous update of outputs (LDAC pin) Software clear facility Data readback facility On-chip rail-to-rail output buffer amplifiers Temperature range -40°C to +105°C #### **APPLICATIONS** Portable battery-powered instruments Digital gain and offset adjustment Programmable voltage and current sources **Programmable attenuators Industrial process control** #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. #### GENERAL DESCRIPTION The AD5306/AD5316/AD53261 are quad 8-, 10-, and 12-bit buffered voltage output DACs in a 16-lead TSSOP, which operate from a single 2.5 V to 5.5 V supply, consuming 500 µA at 3 V. Their on-chip output amplifiers allow rail-to-rail output swing with a slew rate of 0.7 V/µs. A 2-wire serial interface, which operates at clock rates up to 400 kHz, is used. This interface is SMBus-compatible at $V_{\rm DD}$ < 3.6 V. Multiple devices can be placed on the same bus. Each DAC has a separate reference input that can be configured as buffered or unbuffered. The outputs of all DACs may be updated simultaneously using the asynchronous LDAC input. The parts incorporate a power-on reset circuit, which ensures that the DAC outputs power up to 0 V and remain there until a valid write to the device takes place. The software clear function clears all DACs to 0 V. The parts contain a power-down feature that reduces the current consumption of the device to 300 nA @ 5 V (90 nA @ 3 V). All three parts have the same pinout, which allows users to select the amount of resolution appropriate for their application without redesigning their circuit board. <sup>&</sup>lt;sup>1</sup> Protected by U.S. Patent Numbers 5,969,657 and 5,684,481. ## **TABLE OF CONTENTS** | Specifications | 3 M | ultiple-DAC Write Sequence | 1/ | |-------------------------------------------------------------|----------|------------------------------------------------------------------|----| | AC Characteristics | 5 M | ultiple-DAC Readback Sequence | 17 | | Timing Characteristics | 6 W | rite Operation | 18 | | Absolute Maximum Ratings | 7 Re | ead Operation | 18 | | ESD Caution | 7 De | ouble-Buffered Interface | 19 | | Pin Configuration and Function Descriptions | 8 Lo | oad DAC Input LDAC | 19 | | Terminology | 9 Pc | ower-Down Mode | 19 | | Typical Performance Characteristics | 1 Appl | lications | 20 | | Functional Description | 15 Ту | pical Application Circuit | 20 | | Digital-to-Analog Section | 15 D: | riving $V_{DD}$ from the Reference Voltage | 20 | | Resistor String | .5 Bi | polar Operation Using the AD5306/AD5316/AD5326 | 20 | | DAC Reference Inputs | 15 M | ultiple Devices on One Bus | 20 | | Output Amplifier Power-On Reset | W | D5306/AD5316/AD5326 as a Digitally Programmable //indow Detector | 21 | | Serial Interface | Co | oarse and Fine Adjustment Using the D5306/AD5316/AD5326 | 21 | | Read/Write Sequence | 16 Pc | ower Supply Decoupling | 22 | | Pointer Byte Bits | Outl | line Dimensions | 24 | | Input Shift Register | .6<br>O: | rdering Guide | 24 | | Default Readback Conditions | 17 | | | | REVISION HISTORY | | | | | 11/04—Rev. C to Rev. D | | —Rev. A to Rev. B | | | Change to Figure 31 | | to Figure 6 | | | Changes to Pointer Byte Section | | s to RIGHT/LEFT section of Pointer Byte Bits section | | | Change to Figure 32 | | s to Input Shift Register section | | | 8/03—Rev. B to Rev. C | | s to Figure 7 | | | Added A Version | . 1 | s to Figure 8 | | | | Luit | s to Figure 9 | | | Changes to FEATURES | | to Figure 12 | 16 | | | | —Rev. 0 to Rev. A | | | Changes to ABSOLUTE MAXIMUM RATINGS Edits to ORDERING GUIDE | | — Nev. v to Nev. A | | | | C/00 | Revision 0: Initial Version | | | Changes to TPC 21 | 1.1 | | | | Added OCTALS section to Table I | | | | | Updated OUTLINE DIMENSIONS | 19 | | | ## **SPECIFICATIONS** $V_{DD} = 2.5 \ V \ to \ 5.5 \ V; \ V_{REF} = 2 \ V; \ R_L = 2 \ k\Omega \ to \ GND; \ C_L = 200 \ pF \ to \ GND; \ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ Table 1. | | | A Versio | n <sup>1</sup> | | B Versio | on <sup>1</sup> | | | |-------------------------------------------------------------------------|------|------------------------|-----------------|------|------------------------|-----------------|---------------|-------------------------------------------------------------------------------------------------------| | Parameter <sup>2</sup> | Min | Тур | Max | Min | Тур | Max | Unit | Conditions/Comments | | DC PERFORMANCE <sup>3,4</sup> | | • | | | | | | | | AD5306 | | | | | | | | | | Resolution | | 8 | | | 8 | | Bits | | | Relative Accuracy | | ±0.15 | ±1 | | ±0.15 | ±0.625 | LSB | | | Differential Nonlinearity | | ±0.02 | ±0.25 | | ±0.02 | ±0.25 | LSB | Guaranteed monotonic by design over all codes | | AD5316 | | | | | | | | design over all codes | | Resolution | | 10 | | | 10 | | Bits | | | Relative Accuracy | | ±0.5 | ±4 | | ±0.5 | ±2.5 | LSB | | | Differential Nonlinearity | | ±0.05 | ±0.5 | | ±0.05 | ±0.5 | LSB | Guaranteed monotonic by design over all codes | | AD5326 | | | | | | | | design over an edges | | Resolution | | 12 | | | 12 | | Bits | | | Relative Accuracy | | ±2 | ±16 | | ±2 | ±10 | LSB | | | Differential Nonlinearity | | ±0.2 | ±1 | | ±0.2 | ±1 | LSB | Guaranteed monotonic by design over all codes | | Offset Error | | ±5 | ±60 | | ±5 | ±60 | mV | $V_{DD} = 4.5 \text{ V}$ , gain = 2;<br>See Figure 4 and Figure 5 | | Gain Error | | ±0.3 | ±1.25 | | ±0.3 | ±1.25 | % of FSR | V <sub>DD</sub> = 4.5 V, gain = 2;<br>See Figure 4 and Figure 5 | | Lower Deadband <sup>5</sup> | | 10 | 60 | | 10 | 60 | mV | See Figure 4; lower deadband exists only if offset error is negative. | | Upper Deadband | | 10 | 60 | | 10 | 60 | mV | See Figure 5; upper deadband exists only if $V_{REF} = V_{DD}$ and offset plus gain error is positive | | Offset Error Drift <sup>6</sup> | | -12 | | | -12 | | ppm of FSR/°C | | | Gain Error Drift | | -5 | | | -5 | | ppm of FSR/°C | | | DC Power Supply<br>Rejection Ratio <sup>6</sup> | | -60 | | | -60 | | dB | $\Delta V_{DD} = \pm 10\%$ | | DC Crosstalk | | 200 | | | 200 | | μV | $R_L = 2 \text{ k}\Omega \text{ to GND or } V_{DD}$ | | DAC REFERENCE INPUTS <sup>6</sup> | | | | | | | | | | V <sub>REF</sub> Input Range | 1 | | $V_{DD}$ | 1 | | $V_{DD}$ | V | Buffered reference mode | | VREF III put Kange | 0.25 | | V <sub>DD</sub> | 0.25 | | V <sub>DD</sub> | V | Unbuffered reference mode | | V <sub>REF</sub> Input Impedance | 0.23 | >10 | VDD | 0.23 | >10 | <b>V</b> DD | ΜΩ | Buffered reference mode and power-down mode | | | 148 | 180 | | 148 | 180 | | kΩ | Unbuffered reference mode;<br>0 V to V <sub>REF</sub> output range | | | 74 | 90 | | 74 | 90 | | kΩ | Unbuffered reference mode;<br>0 V to 2 V <sub>REF</sub> output range | | Reference Feedthrough | | -90 | | | -90 | | dB | Frequency = 10 kHz | | Channel-to-Channel Isolation | | <b>−75</b> | | | <b>−75</b> | | dB | Frequency = 10 kHz | | OUTPUT CHARACTERISTICS <sup>6</sup> Minimum Output Voltage <sup>7</sup> | | 0.001 | | | 0.001 | | V | This is a measure of the minimum and maximum drive capability of the output amplifier. | | Maximum Output Voltage <sup>7</sup> | | $V_{\text{DD}} - 0.00$ | 1 | | $V_{\text{DD}} - 0.00$ | 1 | V | | | DC Output Impedance | | 0.5 | | | 0.5 | | Ω | | | Short Circuit Current | | 25 | | | 25 | | mA | $V_{DD} = 5 \text{ V}$ | | SHORE CIRCUIT CUITEIN | | | | | 25<br>16 | | | | | Power-Up Time | | 16<br>2.5 | | | 2.5 | | mA<br>μs | $V_{DD} = 3 \text{ V}$<br>Coming out of power-down mode; $V_{DD} = 5 \text{ V}$ | | LOGIC INPUTS | | 5 | | | 5 | | μs | Coming out of power-down mode; $V_{DD} = 3 \text{ V}$ | | | 1 | | | | | | I | L. | | | A Version <sup>1</sup> | | | | B Version <sup>1</sup> | | | | |--------------------------------------------|------------------------|------|-----------------------|----------------------|------------------------|-----------------------|------|------------------------------------------------------------------------------| | Parameter <sup>2</sup> | Min | Тур | Max | Min | Тур Мах | | Unit | Conditions/Comments | | (Excluding SCL, SDA). | | · | | | | | | | | Input Current | | | ±1 | | | ±1 | μΑ | | | V <sub>IL</sub> , Input Low Voltage | | | 0.8 | | | 0.8 | V | $V_{DD} = 5 \text{ V} \pm 10\%$ | | | | | 0.6 | | | 0.6 | V | $V_{DD} = 3 \text{ V} \pm 10\%$ | | | | | 0.5 | | | 0.5 | V | $V_{DD} = 2.5 \text{ V}$ | | V <sub>IH</sub> , Input High Voltage | 1.7 | | | 1.7 | | | V | $V_{DD} = 2.5 \text{ V to } 5.5 \text{ V; TTL and}$<br>1.8 V CMOS-compatible | | Pin Capacitance | | 3 | | | 3 | | pF | | | LOGIC INPUTS (SCL, SDA) <sup>6</sup> | | | | | | | | | | V <sub>IH</sub> , Input High Voltage | 0.7 V <sub>DD</sub> | | $V_{\text{DD}} + 0.3$ | 0.7 V <sub>DD</sub> | | $V_{\text{DD}} + 0.3$ | V | SMBus-compatible at V <sub>DD</sub> < 3.6 V | | V <sub>IL</sub> , Input Low Voltage | -0.3 | | $0.3~V_{\text{DD}}$ | -0.3 | | $0.3~V_{\text{DD}}$ | V | SMBus-compatible at $V_{DD}$ < 3.6 V | | I <sub>IN</sub> , Input Leakage Current | | | ±1 | | | ±1 | mA | | | V <sub>HYST</sub> , Input Hysteresis | 0.05 V <sub>DD</sub> | | | 0.05 V <sub>DD</sub> | | | V | See Figure 20 | | C <sub>IN</sub> , Input Capacitance | | 8 | | | 8 | | pF | | | Glitch Rejection | | | 50 | | | 50 | ns | Input filtering suppresses noise spikes of less than 50 n | | LOGIC OUTPUT (SDA) | | | | | | | | | | Vol, Output Low Voltage | | | 0.4 | | | 0.4 | V | I <sub>SINK</sub> = 3 mA | | | | | 0.6 | | | 0.6 | V | I <sub>SINK</sub> = 6 mA | | Three-State Leakage Current | | | ±1 | | | ±1 | mA | | | Three-State Output<br>Capacitance | | 8 | | | 8 | | pF | | | POWER REQUIREMENTS | | | | | | | | | | $V_{DD}$ | 2.5 | | 5.5 | 2.5 | | 5.5 | V | | | I <sub>DD</sub> (Normal Mode) <sup>8</sup> | | | | | | | | $V_{IH} = V_{DD}$ and $V_{IL} = GND$ ;<br>Interface inactive | | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 500 | 900 | | 500 | 900 | μΑ | All DACs in unbuffered mode Buffered mode, extra current | | | | | | | | | | is typically x mA per DAC<br>where $x = 5 \mu A + V_{REF}/R_{DAC}$ | | $V_{DD} = 2.5 \text{ V to } 3.6 \text{ V}$ | | 400 | 750 | | 400 | 750 | μΑ | | | I <sub>DD</sub> (Power-Down Mode) | | | | | | | | $V_{IH} = V_{DD}$ and $V_{IL} = GND$ ; interface inactive | | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 0.3 | 1 | | 0.3 | 1 | μА | $I_{DD} = 3 \mu A$ (max) during readback on SDA | | $V_{DD} = 2.5 \text{ V to } 3.6 \text{ V}$ | | 0.09 | 1 | | 0.09 | 1 | μΑ | $I_{DD}$ = 1.5 μA (max) during 0 readback on SDA | <sup>&</sup>lt;sup>1</sup> Temperature range (A, B versions): -40°C to +105°C; typical at +25°C. Femperature range (A, B versions): —40°C to +105°C; typical at +25°C. 2 See the Terminology section. 3 DC specifications tested with the outputs unloaded. 4 Linearity is tested using a reduced code range: AD5306 (Code 8 to 255); AD5316 (Code 28 to 1023); AD5326 (Code 115 to 4095). 5 This corresponds to x codes. x = deadband voltage/LSB size. 6 Guaranteed by design and characterization; not production tested. 7 For the amplifier output to reach its minimum voltage, the offset error must be negative; for the amplifier output to reach its maximum voltage, VREF = VDD and the offset plus gain error must be positive. 8 Interface inactive; all DACs active. DAC outputs unloaded. ## **AC CHARACTERISTICS** $V_{DD} = 2.5 \ V \ to \ 5.5 \ V; \ R_L = 2 \ k\Omega \ to \ GND; \ C_L = 200 \ pF \ to \ GND; \ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ Table 2. | | A, B Versions <sup>1, 2</sup> | | | | | |---------------------------------|-------------------------------|-----|-----|------|-------------------------------------------------------------------------------------| | Parameter <sup>3</sup> | Min | Тур | Max | Unit | Conditions/Comments | | Output Voltage Settling Time | | | | | $V_{REF} = V_{DD} = 5 V$ | | AD5306 | | 6 | 8 | μs | 1/4 scale to 3/4 scale change (0x40 to 0xC0) | | AD5316 | | 7 | 9 | μs | 1/4 scale to 3/4 scale change (0x100 to 0x300) | | AD5326 | | 8 | 10 | μs | 1/4 scale to 3/4 scale change (0x400 to 0xC00 | | Slew Rate | | 0.7 | | V/µs | | | Major-Code Change Glitch Energy | | 12 | | nV-s | 1 LSB change around major carry | | Digital Feedthrough | | 0.5 | | nV-s | | | Digital Crosstalk | | 0.5 | | nV-s | | | Analog Crosstalk | | 1 | | nV-s | | | DAC-to-DAC Crosstalk | | 3 | | nV-s | | | Multiplying Bandwidth | | 200 | | kHz | $V_{REF} = 2 V \pm 0.1 V p-p$ , unbuffered mode | | Total Harmonic Distortion | | -70 | | dB | $V_{REF} = 2.5 \text{ V} \pm 0.1 \text{ V} \text{ p-p, frequency} = 10 \text{ kHz}$ | $<sup>^1</sup>$ Guaranteed by design and characterization; not production tested. $^2$ Temperature range (A, B versions): –40°C to +105°C; typical at +25°C. $^3$ See the Terminology section. ### TIMING CHARACTERISTICS<sup>1</sup> $V_{\text{DD}}$ = 2.5 V to 5.5 V; all specifications $T_{\text{MIN}}$ to $T_{\text{MAX}}$ , unless otherwise noted. Table 3. | | A, B Versions | | | |------------------------|----------------------------------------------|--------|----------------------------------------------------------------------------| | Parameter <sup>2</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit | Conditions/Comments | | t <sub>1</sub> | 2.5 | μs min | SCL cycle time | | $t_2$ | 0.6 | μs min | t <sub>HIGH</sub> , SCL high time | | t <sub>3</sub> | 1.3 | μs min | t <sub>LOW</sub> , SCL low time | | t <sub>4</sub> | 0.6 | μs min | thd,sta, start/repeated start condition hold time | | <b>t</b> <sub>5</sub> | 100 | ns min | t <sub>SU,DAT</sub> , data setup time | | $t_6$ <sup>3</sup> | 0.9 | μs max | t <sub>HD,DAT</sub> , data hold time | | | 0 | μs min | | | t <sub>7</sub> | 0.6 | μs min | t <sub>SU,STA</sub> , setup time for repeated start | | t <sub>8</sub> | 0.6 | μs min | t <sub>SU,STO</sub> , stop condition setup time | | t <sub>9</sub> | 1.3 | μs min | t <sub>BUF</sub> , bus free time between a stop and a start condition | | t <sub>10</sub> | 300 | ns max | t <sub>R</sub> , rise time of SCL and SDA when receiving | | | 0 | ns min | t <sub>R</sub> , rise time of SCL and SDA when receiving (CMOS-compatible) | | t <sub>11</sub> | 250 | ns max | t <sub>F</sub> , fall time of SDA when transmitting | | | 0 | ns min | t <sub>F</sub> , fall time of SDA when receiving (CMOS-compatible) | | | 300 | ns max | t <sub>F</sub> , fall time of SCL and SDA when receiving | | | $20 + 0.1C_{B}^{4}$ | ns min | t <sub>F</sub> , fall time of SCL and SDA when transmitting | | t <sub>12</sub> | 20 | ns min | LDAC pulse width | | t <sub>13</sub> | 400 | ns min | SCL rising edge to LDAC rising edge | | $C_B$ | 400 | pF max | Capacitive load for each bus line | <sup>&</sup>lt;sup>1</sup> See Figure 2. $<sup>^4</sup>$ C<sub>B</sub> is the total capacitance of one bus line in pF. $t_R$ and $t_F$ measured between 0.3 $V_{DD}$ and 0.7 $V_{DD}$ . Figure 2. 2-Wire Serial Interface Timing Diagram <sup>&</sup>lt;sup>2</sup> Guaranteed by design and characterization; not production tested. <sup>&</sup>lt;sup>3</sup> A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>H</sub> min of the SCL signal) in order to bridge the undefined region of SCL's falling edge. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 4. | Parameter <sup>1</sup> | Value | |---------------------------------|--------------------------------------------| | V <sub>DD</sub> to GND | −0.3 V to +7 V | | SCL, SDA to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | A0, A1, LDAC, PD to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Reference Input Voltage to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | V <sub>OUT</sub> A-D to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Operating Temperature Range | | | Industrial (A, B Versions) | -40°C to +105°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature (T₁ max) | 150°C | | 16-Lead TSSOP | | | Power Dissipation | $(T_J max - T_A)/\theta_{JA}$ | | $\theta_{JA}$ Thermal Impedance | 150.4°C/W | | Reflow Soldering | | | Peak Temperature | 220°C | | Time at Peak Temperature | 10 s to 40 s | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>1</sup> Transient currents of up to 100 mA do not cause SCR latch-up. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 5. Pin Function Descriptions** | Pin No. | Mnemonic | Function | |---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | LDAC | Active Low Control Input. Transfers the contents of the input registers to their respective DAC registers. Pulsing this pin low allows any or all DAC registers to be updated if the input registers have new data. This allows simultaneous update of all DAC outputs. Alternatively, this pin can be tied permanently low. | | 2 | $V_{DD}$ | Power Supply Input. These parts can be operated from 2.5 V to 5.5 V and the supply should be decoupled with a 10 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to GND. | | 3 | V <sub>оит</sub> А | Buffered Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation. | | 4 | V <sub>оит</sub> В | Buffered Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation. | | 5 | V <sub>оит</sub> С | Buffered Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation. | | 6 | V <sub>REF</sub> A | Reference Input Pin for DAC A. This pin may be configured as a buffered or an unbuffered input depending on the state of the BUF bit in the input word to DAC A. It has an input range from 0.25 V to $V_{DD}$ in unbuffered mode and from 1 V to $V_{DD}$ in buffered mode. | | 7 | V <sub>REF</sub> B | Reference Input Pin for DAC B. This pin may be configured as a buffered or an unbuffered input depending on the state of the BUF bit in the input word to DAC B. It has an input range from 0.25 V to $V_{DD}$ in unbuffered mode and from 1 V to $V_{DD}$ in buffered mode. | | 8 | V <sub>REF</sub> C | Reference Input Pin for DAC C. This pin may be configured as a buffered or an unbuffered input depending on the state of the BUF bit in the input word to DAC C. It has an input range from $0.25 \text{ V}$ to $V_{DD}$ in unbuffered mode and from $1 \text{ V}$ to $V_{DD}$ in buffered mode. | | 9 | V <sub>REF</sub> D | Reference Input Pin for DAC D. This pin may be configured as a buffered or an unbuffered input depending on the state of the BUF bit in the input word to DAC D. It has an input range from 0.25 V to $V_{DD}$ in unbuffered mode and from 1 V to $V_{DD}$ in buffered mode. | | 10 | PD | Active Low Control Input. Acts as a hardware power-down option. All DACs go into power-down mode when this pin is tied low. The DAC outputs go into a high impedance state. The current consumption of the part drops to 300 nA @ 5 V (90 nA @ 3 V). | | 11 | V <sub>оит</sub> D | Buffered Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation. | | 12 | GND | Ground Reference Point for All Circuitry on the Part. | | 13 | SDA | Serial Data Line. This is used in conjunction with the SCL line to clock data into the 16-bit input shift register. It is a bidirectional open-drain data line that should be pulled to the supply with an external pull-up resistor. | | 14 | SCL | Serial Clock Line. This is used in conjunction with the SDA line to clock data into the 16-bit input shift register. Clock rates of up to 400 kbit/s can be accommodated in the I <sup>2</sup> C-compatible interface. | | 15 | A0 | Address Input. Sets the LSB of the 7-bit slave address. | | 16 | A1 | Address Input. Sets the second LSB of the 7-bit slave address. | ### **TERMINOLOGY** ### Relative Accuracy or Integral Nonlinearity (INL) For the DAC, it is a measure of the maximum deviation, in LSB, from a straight line passing through the endpoints of the DAC transfer function. Typical INL vs. code plots can be seen in Figure 6, Figure 7, and Figure 8. #### Differential Nonlinearity(DNL) The difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of 1 LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. Typical DNL vs. code plots can be seen in Figure 9, Figure 10, and Figure 11. #### **Offset Error** A measure of the offset error of the DAC and the output amplifier. It can be positive or negative. See Figure 4 and Figure 5. It is expressed in mV. #### **Gain Error** A measure of the span error of the DAC. It is the deviation in slope of the actual DAC transfer characteristic from the ideal expressed as a percentage of the full-scale range. #### Offset Error Drift A measure of the change in offset error with changes in temperature. It is expressed in (ppm of full-scale range)/°C. #### **Gain Error Drift** A measure of the change in gain error with changes in temperature. It is expressed in (ppm of full-scale range)/°C. #### DC Power Supply Rejection Ratio (PSRR) This indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in $V_{\text{OUT}}$ to a change in $V_{\text{DD}}$ for full-scale output of the DAC. It is measured in dB. $V_{\text{REF}}$ is held at 2 V and $V_{\text{DD}}$ is varied 10%. #### DC Crosstalk The dc change in the output level of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) and output change of another DAC. It is expressed in $\mu V$ . #### Reference Feedthrough The ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated, that is, LDAC is high. It is expressed in dB. #### **Channel-to-Channel Isolation** The ratio of the amplitude of the signal at the output of one DAC to a sine wave on the reference input of another DAC. It is measured in dB. #### **Major-Code Transition Glitch Energy** The energy of the impulse injected into the analog output when the code in the DAC register changes state. It is normally specified as the area of the glitch in nV-s and is measured when the digital code is changed by 1 LSB at the major carry transition (011...11 to 100...00 or 100...00 to 011...11). #### Digital Feedthrough A measure of the impulse injected into the analog output of a DAC from the digital input pins of the device when the DAC output is not being updated. It is specified in nV-s and is measured with a worst-case change on the digital input pins, that is, from all 0s to all 1s or vice versa. #### **Digital Crosstalk** The glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC. It is expressed in nV-s. #### **Analog Crosstalk** The glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the DACs with a full-scale code change (all 0s to all 1s and vice versa) while keeping $\overline{\text{LDAC}}$ high. Then pulse $\overline{\text{LDAC}}$ low and monitor the output of the DAC whose digital code was not changed. The energy of the glitch is expressed in nV-s. #### **DAC-to-DAC Crosstalk** The glitch impulse transferred to the output of one DAC due to a digital code change and subsequent output change of another DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs with a full-scale code change (all 0s to all 1s and vice versa) with $\overline{\text{LDAC}}$ low and monitoring the output of another DAC. The energy of the glitch is expressed in nV-s. #### **Multiplying Bandwidth** The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input. #### **Total Harmonic Distortion (THD)** The difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measure of the harmonics present on the DAC output. It is measured in dB. Figure 4. Transfer Function with Negative Offset Figure 5. Transfer Function with Positive Offset ( $V_{REF} = V_{DD}$ ) ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 6. AD5306 Typical INL Plot Figure 7. AD5316 Typical INL Plot Figure 8. AD5326 Typical INL Plot Figure 9. AD5306 Typical DNL Plot Figure 10. AD5316 Typical DNL Plot Figure 11. AD5326 Typical DNL Plot Figure 12. AD5306 INL and DNL Error vs. $V_{\textit{REF}}$ Figure 13. AD5306 INL and DNL Error vs. Temperature Figure 14. AD5306 Offset Error and Gain Error vs. Temperature Figure 15. Offset Error and Gain Error vs. V<sub>DD</sub> Figure 16. V<sub>OUT</sub> vs. Source and Sink Current Capability Figure 17. Supply Current vs. DAC Code Figure 18. Supply Current vs. Supply Voltage Figure 19. Power-Down Current vs. Supply Voltage Figure 20. Supply Current vs. Logic Input Voltage for SDA and SCL Voltage Increasing and Decreasing Figure 21. Half-Scale Settling (1/4 to 3/4 Scale Code Change) Figure 22. Power-On Reset to 0 V Figure 23. Exiting Power-Down to Midscale Figure 24. $I_{DD}$ Histogram with $V_{DD} = 3 V$ and $V_{DD} = 5 V$ Figure 25. AD5326 Major Code Transition Glitch Energy Figure 26. Multiplying Bandwidth (Small-Signal Frequency Response) Figure 27. Full-Scale Error vs. VREF Figure 28. DAC-to-DAC Crosstalk ### **FUNCTIONAL DESCRIPTION** The AD5306/AD5316/AD5326 are quad resistor-string DACs fabricated on a CMOS process with resolutions of 8, 10, and 12 bits, respectively. Each contains four output buffer amplifiers and is written to via a 2-wire serial interface. They operate from single supplies of 2.5 V to 5.5 V, and the output buffer amplifiers provide rail-to-rail output swing with a slew rate of 0.7 V/ $\mu$ s. Each DAC is provided with a separate reference input, which may be buffered to draw virtually no current from the reference source, or unbuffered to give a reference input range from 0.25 V to $V_{\rm DD}$ . The devices have a power-down mode in which all DACs may be turned off completely with a high impedance output. #### **DIGITAL-TO-ANALOG SECTION** The architecture of one DAC channel consists of a resistor-string DAC followed by an output buffer amplifier. The voltage at the $V_{\text{REF}}$ pin provides the reference voltage for the corresponding DAC. Figure 29 shows a block diagram of the DAC architecture. Since the input coding to the DAC is straight binary, the ideal output voltage is given by $$V_{OUT} = \frac{V_{REF} \times D}{2^N}$$ where: *D* is the decimal equivalent of the binary code that is loaded to the DAC register: 0-255 for AD5306 (8 bits) 0-1023 for AD5316 (10 bits) 0-4095 for AD5326 (12 bits) N is the DAC resolution. Figure 29. Single DAC Channel Architecture #### **RESISTOR STRING** The resistor string section is shown in Figure 30. It is simply a string of resistors, each of value R. The digital code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic. #### **DAC REFERENCE INPUTS** Each of the four DACs has a reference pin. The reference inputs are buffered but can also be individually configured as unbuffered. The advantage with the buffered input is the high impedance it presents to the voltage source driving it. However, if the unbuffered mode is used, the user can have a reference voltage as low as 0.25 V and as high as $V_{\rm DD}$ since there is no restriction due to headroom and footroom of the reference amplifier. Figure 30. Resistor String If there is a buffered reference in the circuit (for example, REF192), there is no need to use the on-chip buffers of the AD5306/AD5316/AD5326. In unbuffered mode, the input impedance is still large at typically 180 k $\Omega$ per reference input for 0 V to $V_{\text{REF}}$ mode and 90 k $\Omega$ for 0 V to 2 $V_{\text{REF}}$ mode. The buffered/unbuffered option is controlled by the BUF bit in the control byte. The BUF bit setting applies to whichever DAC is selected in the pointer byte. #### **OUTPUT AMPLIFIER** The output buffer amplifier is capable of generating output voltages to within 1 mV of either rail. Its actual range depends on the value of $V_{\text{REF}}$ , GAIN, offset error, and gain error. If a gain of 1 is selected (GAIN = 0), the output range is 0.001 V to $V_{\text{REF}}$ . If a gain of 2 is selected (GAIN = 1), the output range is 0.001 V to 2 $V_{\text{REF}}$ . Because of clamping, however, the maximum output is limited to $V_{\text{DD}}$ – 0.001 V. The output amplifier is capable of driving a load of 2 k $\Omega$ to GND or $V_{DD}$ , in parallel with 500 pF to GND or $V_{DD}$ . The source and sink capabilities of the output amplifier can be seen in the plot in Figure 16. The slew rate is $0.7 \text{ V/}\mu\text{s}$ with a half-scale settling time to 0.5 LSB (at eight bits) of $6 \mu\text{s}$ . #### **POWER-ON RESET** The AD5306/AD5316/AD5326 have a power-on reset function so that they power up in a defined state. The power-on state is - Normal operation - Reference inputs unbuffered - 0 V to V<sub>REF</sub> output range - Output voltage set to 0 V Both input and DAC registers are filled with 0s and remain so until a valid write sequence is made to the device. This is particularly useful in applications where it is important to know the state of the DAC outputs while the device is powering up. #### **SERIAL INTERFACE** The AD5306/AD5316/AD5326 are controlled via an I²C-compatible serial bus. These devices are connected to this bus as slave devices, that is, no clock is generated by the AD5306/AD5316/AD5326 DACs. This interface is SMBus-compatible at $V_{\rm DD}$ < 3.6 V. The AD5306/AD5316/AD5326 has a 7-bit slave address. The 5 MSB are 00011, and the 2 LSB are determined by the state of the A0 and A1 pins. The facility to make hardwired changes to A0 and A1 allows the user to have up to four of these devices on one bus. The 2-wire serial bus protocol operates as follows: The master initiates data transfer by establishing a start condition, which is when a high-to-low transition on the SDA line occurs while SCL is high. The following byte is the address byte, which consists of the 7-bit slave address followed by an R/W bit. This bit determines whether data is read from or written to the slave device. The slave whose address corresponds to the transmitted address responds by pulling SDA low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its shift register. - Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL. - 3. When all data bits have been read or written to, a stop condition is established. In write mode, the master pulls the SDA line high during the 10th clock pulse to establish a stop condition. In read mode, the master issues a No Acknowledge for the ninth clock pulse, that is, the SDA line remains high. The master then brings the SDA line low before the 10th clock pulse and then high during the 10th clock pulse to establish a stop condition. #### **READ/WRITE SEQUENCE** For the AD5306/AD5316/AD5326, all write access sequences and most read sequences begin with the device address (with $R/\overline{W}=0$ ) followed by the pointer byte. This pointer byte specifies the data format and determines that DAC is being accessed in the subsequent read/write operation. See Figure 1. In a write operation, the data follows immediately. In a read operation, the address is resent with $R/\overline{W}=1$ and the data is then read back. However, it is also possible to perform a read operation by sending only the address with $R/\overline{W}=1$ . The previously loaded pointer settings are then used for the readback operation. Figure 31. Pointer Byte #### **POINTER BYTE BITS** Table 6 describes the individual bits that make up the pointer byte. **Table 6. Pointer Byte Bits** | Bit | Description | |------|--------------------------------------------| | Χ | Don't care bits. | | 0 | Reserved bits. Must be set to 0. | | DACD | 1: The following data bytes are for DAC D. | | DACC | 1: The following data bytes are for DAC C. | | DACB | 1: The following data bytes are for DAC B. | | DACA | 1: The following data bytes are for DAC A. | #### **INPUT SHIFT REGISTER** The input shift register is 16 bits wide. Data is loaded into the device as two data bytes on the serial data line, SDA, under the control of the serial clock input, SCL. The timing diagram for this operation is shown in Figure 2. The two data bytes consist of four control bits followed by 8, 10, or 12 bits of DAC data, depending on the device type. The first bits loaded are the control bits: GAIN, BUF, $\overline{\text{CLR}}$ , and $\overline{\text{PD}}$ . The remaining bits are left-justified DAC data bits, starting with the MSB. See Figure 32. Table 7. Input Shift Register Control Bits | Bit | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------| | GAIN | 0: Output range for that DAC set at 0 V to V <sub>REF</sub> . 1: Output range for that DAC set at 0 V to 2 V <sub>REF</sub> . | | BUF | 0: Reference input for that DAC is unbuffered.<br>1: Reference input for that DAC is buffered. | | CLR | O: All DAC registers and input registers are filled with Os on completion of the write sequence. 1: Normal operation. | | PD | 0: On completion of the write sequence, all four DACs go into power-down mode. The DAC outputs enter a high impedance state. 1: Normal operation. | #### **DEFAULT READBACK CONDITIONS** All pointer byte bits power up to 0. Therefore, if the user initiates a readback without first writing to the pointer byte, no single DAC channel has been specified. In this case, the default readback bits are all 0 except for the $\overline{\text{CLR}}$ bit and the $\overline{\text{PD}}$ bit, which are 1. #### **MULTIPLE-DAC WRITE SEQUENCE** Because there are individual bits in the pointer byte for each DAC, it is possible to write the same data and control bits to 2, 3, or 4 DACs simultaneously by setting the relevant bits to 1. ### **MULTIPLE-DAC READBACK SEQUENCE** If the user attempts to read back data from more than one DAC at a time, the part reads back the power-on condition of GAIN, BUF, and data bits (all 0), and the current state of CLR and PD. | MOST SIGNIFICANT DATA BYTE | | | | | | | | | |----------------------------|-------------------|---------------------|---------|-------|--|--|-----|--| | MSB | | | 8-BIT A | D5306 | | | LSB | | | GAIN | BUF | BUF CLR PD D7 D6 D5 | | | | | | | | MSB | 10-BIT AD5316 | | | | | | | | | GAIN | BUF | BUF CLR PD D9 D8 D7 | | | | | | | | MSB | MSB 12-BIT AD5326 | | | | | | | | | GAIN | BUF | | | | | | | | | | | | | | | | | | | LEAST SIGNIFICANT DATA BYTE | | | | | | | | | | | |-----------------------------|-----------------------|-------------------|----|----|----|----|----|-----------|--|--| | MSB | | 8-BIT AD5306 LSB | | | | | | | | | | D3 | D2 | D2 D1 D0 0 0 0 | | | | | | | | | | MSB | | 10-BIT AD5316 LSB | | | | | | | | | | D5 | D4 | D3 D2 D1 D0 0 | | 0 | 0 | | | | | | | MSB | MSB 12-BIT AD5326 LSB | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 02066-032 | | | Figure 32. Data Formats for Write and Readback #### **WRITE OPERATION** When writing to the AD5306/AD5316/AD5326 DACs, the user must begin with an address byte ( $R/\overline{W}=0$ ), after which the DAC acknowledges that it is prepared to receive data by pulling SDA low. This address byte is followed by the pointer byte, which is also acknowledged by the DAC. Two bytes of data are then written to the DAC, as shown in Figure 33. A stop condition follows. #### **READ OPERATION** When reading data back from the AD5306/AD5316/AD5326 DACs, the user begins with an address byte (R/ $\overline{W}$ = 0), after which the DAC acknowledges that it is prepared to receive data by pulling SDA low. This address byte is usually followed by the pointer byte, which is also acknowledged by the DAC. Following this, there is a repeated start condition by the master, and the address is resent with R/ $\overline{W}$ = 1. This is acknowledged by the DAC, indicating that it is prepared to transmit data. Two bytes of data are then read from the DAC, as shown in Figure 34. A stop condition follows. Figure 33. Write Sequence Figure 34. Readback Sequence However, if the master sends an ACK and continues clocking SCL (no stop is sent), the DAC retransmits the same two bytes of data on SDA. This allows continuous readback of data from the selected DAC register. Alternatively, the user may send a start followed by the address with $R/\overline{W} = 1$ . In this case, the previously loaded pointer settings are used and readback of data can start immediately. #### **DOUBLE-BUFFERED INTERFACE** The AD5306/AD5316/AD5326 DACs have double-buffered interfaces consisting of two banks of registers: input registers and DAC registers. The input registers are connected directly to the input shift register and the digital code is transferred to the relevant input register on completion of a valid write sequence. The DAC registers contain the digital code used by the resistor strings. Access to the DAC registers is controlled by the $\overline{\text{LDAC}}$ pin. When $\overline{\text{LDAC}}$ is high, the DAC registers are latched and the input registers may change state without affecting the contents of the DAC registers. When $\overline{\text{LDAC}}$ is low, however, the DAC registers become transparent and the contents of the input registers are transferred to them. Double-buffering is useful if the user requires simultaneous updating of all DAC outputs. The user may write to each of the input registers individually and then, by pulsing the $\overline{\text{LDAC}}$ input low, all outputs update simultaneously. These parts contain an extra feature whereby a DAC register is not updated unless its input register has been updated since the last time that LLDAC was low. Normally, when LDAC is low, the DAC registers are filled with the contents of the input registers. In the AD5306/AD5316/AD5326, the part updates the DAC register only if the input register has been changed since the last time the DAC register was updated, thereby removing unnecessary digital crosstalk. #### LOAD DAC INPUT LDAC $\overline{\text{LDAC}}$ transfers data from the input registers to the DAC registers, and, therefore, updates the outputs. The $\overline{\text{LDAC}}$ function enables double-buffering of the DAC data, GAIN, and BUF. There are two $\overline{\text{LDAC}}$ modes, synchronous mode and asynchronous mode. In synchronous mode, the DAC registers are updated after new data is read in on the rising edge of the eighth SCL pulse. $\overline{\text{LDAC}}$ can be tied permanently low or pulsed as in Figure 2. In asynchronous mode, the outputs are not updated at the same time that the input registers are written to. When $\overline{\text{LDAC}}$ goes low, the DAC registers are updated with the contents of the input registers. #### **POWER-DOWN MODE** The AD5306/AD5316/AD5326 have very low power consumption, dissipating typically 1.2 mW with a 3 V supply and 2.5 mW with a 5 V supply. Power consumption can be reduced further when the DACs are not in use by putting them into power-down mode, which is selected by setting the $\overline{PD}$ pin low or by setting Bit 12 $(\overline{PD})$ of the data-word to 0. When the $\overline{PD}$ pin is high and the $\overline{PD}$ bit is set to 1, all DACs work normally with a typical power consumption of 500 $\mu A$ at 5 V (400 $\mu A$ at 3 V). In power-down mode, however, the supply current falls to 300 nA at 5 V (90 nA at 3 V) when all DACs are powered down. Not only does the supply current drop, but each output stage is internally switched from the output of its amplifier, making it open-circuit. This has the advantage that the outputs are three-state while the part is in power-down mode and provides a defined input condition for whatever is connected to the output of the DAC amplifiers. The output stage is illustrated in Figure 35. Figure 35. Output Stage during Power-Down The bias generator, the output amplifiers, the resistor strings, and all other associated linear circuitry are shut down when power-down mode is activated. However, the contents of the registers are unaffected when in power-down. In fact, it is possible to load new data into the input registers and DAC registers during power-down. The DAC outputs update as soon as the $\overline{PD}$ pin goes high or the $\overline{PD}$ bit is reset to 1. The time to exit power-down is typically 2.5 µs for $V_{DD}$ = 5 V and 5 µs for $V_{DD}$ = 3 V. This is the time from the rising edge of the eighth SCL pulse or from the rising edge of $\overline{PD}$ to when the output voltage deviates from its power-down voltage. See Figure 23. ### **APPLICATIONS** #### **TYPICAL APPLICATION CIRCUIT** The AD5306/AD5316/AD5326 can be used with a wide range of reference voltages where the devices offer full, one-quadrant multiplying capability over a reference range of 0 V to $V_{\rm DD}$ . More typically, these devices are used with a fixed, precision reference voltage. Suitable references for 5 V operation are the AD780 and REF192 (2.5 V references). For 2.5 V operation, a suitable external reference would be the AD589, a 1.23 V band gap reference. Figure 36 shows a typical setup for the AD5306/ AD5316/AD5326 when using an external reference. Note that A0 and A1 can be high or low. Figure 36. AD5306/AD5316/AD5326 Using a 2.5 V External Reference #### DRIVING V<sub>DD</sub> FROM THE REFERENCE VOLTAGE If an output range of 0 V to $V_{\rm DD}$ is required when the reference inputs are configured as unbuffered, the simplest solution is to connect the reference inputs to $V_{\rm DD}$ . Because this supply may be noisy and not very accurate, the AD5306/AD5316/AD5326 may be powered from the reference voltage, for example, using a 5 V reference such as the REF195. The REF195 outputs a steady supply voltage for the AD5306/AD5316/AD5326. The typical current required from the REF195 is 500 $\mu A$ supply current and approximately 112 $\mu A$ to supply the reference inputs, if unbuffered. This is with no load on the DAC outputs. When the DAC outputs are loaded, the REF195 also needs to supply the current to the loads. The total current required (with a 10 k $\Omega$ load on each output) is $$612 \,\mu\text{A} + (5 \,\text{V}/10 \,\text{k}\Omega) = 2.6 \,\text{mA}$$ The load regulation of the REF195 is typically 2 ppm/mA, which results in an error of 5.2 ppm ( $26\,\mu\text{V}$ ) for the 2.6 mA current drawn from it. This corresponds to a 0.0013 LSB error at eight bits and a 0.021 LSB error at 12 bits. # BIPOLAR OPERATION USING THE AD5306/AD5316/AD5326 The AD5306/AD5316/AD5326 have been designed for single-supply operation, but a bipolar output range is also possible using the circuit in Figure 37. This circuit gives an output voltage range of 5 V. Rail-to-rail operation at the amplifier output is achievable using an AD820 or an OP295 as the output amplifier. Figure 37. Bipolar Operation with the AD5306/AD5316/AD5306 The output voltage for any input code can be calculated as follows: $$V_{OUT} = \frac{\left(REFIN \times D/2^{N}\right) \times \left(R1 + R2\right)}{R1 - REFIN \times \left(R2/R1\right)}$$ where: D is the decimal equivalent of the code loaded to the DAC. N is the DAC resolution. REFIN is the reference voltage input. With $$REFIN = 5 \text{ V}$$ , $R1 = R2 = 10 \text{ k}\Omega$ , $$V_{OUT} = (10 \times D/2^N) - 5 \text{ V}$$ #### **MULTIPLE DEVICES ON ONE BUS** Figure 38 shows four AD5306 devices on the same serial bus. Each has a different slave address since the states of the A0 and A1 pins are different. This allows each of 16 DACs to be written to or read from independently. Figure 38. Multiple AD5306 Devices on One Bus # AD5306/AD5316/AD5326 AS A DIGITALLY PROGRAMMABLE WINDOW DETECTOR A digitally programmable upper/lower limit detector using two of the DACs in the AD5306/AD5316/AD5326 is shown in Figure 39. The upper and lower limits for the test are loaded to DACs A and B, which, in turn, set the limits on the CMP04. If the signal at the $V_{\rm IN}$ input is not within the programmed window, an LED indicates the fail condition. Similarly, DAC C and DAC D can be used for window detection on a second $V_{\rm IN}$ signal. Figure 39. Window Detection # COARSE AND FINE ADJUSTMENT USING THE AD5306/AD5316/AD5326 Two of the DACs in the AD5306/AD5316/AD5326 can be paired together to form a coarse and fine adjustment function, as shown in Figure 40. DAC A is used to provide the coarse adjustment while DAC B provides the fine adjustment. Varying the ratio of R1 and R2 changes the relative effect of the coarse and fine adjustments. With the resistor values and external reference shown, the output amplifier has unity gain for the DAC A output, so the output range is 0 V to 2.5 V - 1 LSB. For DAC B, the amplifier has a gain of 7.6 $\times 10^{-3}$ , giving DAC B a range of 19 mV. Similarly, DAC C and DAC D can be paired together for coarse and fine adjustment. The circuit is shown with a 2.5 V reference, but reference voltages up to $V_{\text{DD}}$ may be used. The op amps indicated allow a rail-to-rail output swing. Figure 40. Coarse/Fine Adjustment ### POWER SUPPLY DECOUPLING In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5306/AD5316/AD5326 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5306/AD5316/AD5326 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The AD5306/AD5316/AD5326 should have ample supply bypassing of 10 $\mu F$ in parallel with 0.1 $\mu F$ on the supply located as close to the package as possible, ideally right up against the device. The 10 $\mu F$ capacitors are the tantalum bead type. The 0.1 $\mu F$ capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), like the common ceramic types that provide a low impedance path to ground at high frequencies, to handle transient currents due to internal logic switching. The power supply lines of the AD5306/AD5316/AD5326 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs. A ground line routed between the SDA and SCL lines helps to reduce crosstalk between them. A ground line not required on a multilayer board because there is a separate ground plane, but separating the lines helps. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side. Table 8. Overview of AD53xx Serial Devices | Part No. | Resolution | No. of DACs | DNL | Interface | Settling Time (μs) | Package | Pins | |----------|------------|-------------|-------|-----------|--------------------|--------------|------| | SINGLES | | | | | | | | | AD5300 | 8 | 1 | ±0.25 | SPI® | 4 | SOT-23, MSOP | 6, 8 | | AD5310 | 10 | 1 | ±0.5 | SPI | 6 | SOT-23, MSOP | 6, 8 | | AD5320 | 12 | 1 | ±1.0 | SPI | 8 | SOT-23, MSOP | 6, 8 | | AD5301 | 8 | 1 | ±0.25 | 2-Wire | 6 | SOT-23, MSOP | 6, 8 | | AD5311 | 10 | 1 | ±0.5 | 2-Wire | 7 | SOT-23, MSOP | 6, 8 | | AD5321 | 12 | 1 | ±1.0 | 2-Wire | 8 | SOT-23, MSOP | 6, 8 | | DUALS | | | | | | | | | AD5302 | 8 | 2 | ±0.25 | SPI | 6 | MSOP | 8 | | AD5312 | 10 | 2 | ±0.5 | SPI | 7 | MSOP | 8 | | AD5322 | 12 | 2 | ±1.0 | SPI | 8 | MSOP | 8 | | AD5303 | 8 | 2 | ±0.25 | SPI | 6 | TSSOP | 16 | | AD5313 | 10 | 2 | ±0.5 | SPI | 7 | TSSOP | 16 | | AD5323 | 12 | 2 | ±1.0 | SPI | 8 | TSSOP | 16 | | QUADS | | | | | | | | | AD5304 | 8 | 4 | ±0.25 | SPI | 6 | MSOP | 10 | | AD5314 | 10 | 4 | ±0.5 | SPI | 7 | MSOP | 10 | | AD5324 | 12 | 4 | ±1.0 | SPI | 8 | MSOP | 10 | | AD5305 | 8 | 4 | ±0.25 | 2-Wire | 6 | MSOP | 10 | | AD5315 | 10 | 4 | ±0.5 | 2-Wire | 7 | MSOP | 10 | | AD5325 | 12 | 4 | ±1.0 | 2-Wire | 8 | MSOP | 10 | | AD5306 | 8 | 4 | ±0.25 | 2-Wire | 6 | TSSOP | 16 | | AD5316 | 10 | 4 | ±0.5 | 2-Wire | 7 | TSSOP | 16 | | AD5326 | 12 | 4 | ±1.0 | 2-Wire | 8 | TSSOP | 16 | | AD5307 | 8 | 4 | ±0.25 | SPI | 6 | TSSOP | 16 | | AD5317 | 10 | 4 | ±0.5 | SPI | 7 | TSSOP | 16 | | AD5327 | 12 | 4 | ±1.0 | SPI | 8 | TSSOP | 16 | | OCTALS | | | | | | | | | AD5308 | 8 | 8 | ±0.25 | SPI | 6 | TSSOP | 16 | | AD5318 | 10 | 8 | ±0.5 | SPI | 7 | TSSOP | 16 | | AD5328 | 12 | 8 | ±1.0 | SPI | 8 | TSSOP | 16 | Visit www.analog.com/support/standard\_linear/selection\_guides/AD53xx.html for more information. Table 9. Overview of AD53xx Parallel Devices | Part No. | Resolution | DNL | V <sub>REF</sub> Pins | Settling<br>Time (µs) | | Additional Pi | in Functions | | Package | Pins | |----------|------------|-------|-----------------------|-----------------------|-----|---------------|--------------|-----|---------|------| | SINGLES | • | | | | BUF | GAIN | HBEN | CLR | | | | AD5330 | 8 | ±0.25 | 1 | 6 | Yes | Yes | | Yes | TSSOP | 20 | | AD5331 | 10 | ±0.5 | 1 | 7 | | Yes | | Yes | TSSOP | 20 | | AD5340 | 12 | ±1.0 | 1 | 8 | Yes | Yes | | Yes | TSSOP | 24 | | AD5341 | 12 | ±1.0 | 1 | 8 | Yes | Yes | Yes | Yes | TSSOP | 20 | | DUALS | | | • | | | | | | | • | | AD5332 | 8 | ±0.25 | 2 | 6 | | | | Yes | TSSOP | 20 | | AD5333 | 10 | ±0.5 | 2 | 7 | Yes | Yes | | Yes | TSSOP | 24 | | AD5342 | 12 | ±1.0 | 2 | 8 | Yes | Yes | | Yes | TSSOP | 28 | | AD5343 | 12 | ±1.0 | 1 | 8 | | | Yes | Yes | TSSOP | 20 | | QUADS | | | • | | | | | | | | | AD5334 | 8 | ±0.25 | 2 | 6 | | Yes | | Yes | TSSOP | 24 | | AD5335 | 10 | ±0.5 | 2 | 7 | | | Yes | Yes | TSSOP | 24 | | AD5336 | 10 | ±0.5 | 4 | 7 | | Yes | | Yes | TSSOP | 28 | | AD5344 | 12 | ±1.0 | 4 | 8 | | | | | TSSOP | 28 | ### **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-153AB Figure 41. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |-------------------------------|-------------------|-------------------------------------------|----------------| | AD5306ARU | −40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306ARU-REEL7 | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306ARUZ <sup>1</sup> | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306ARUZ-REEL7 <sup>1</sup> | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306BRU | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306BRU-REEL | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306BRU-REEL7 | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306BRUZ <sup>1</sup> | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306BRUZ-REEL <sup>1</sup> | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5306BRUZ-REEL7 <sup>1</sup> | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5316ARU | −40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5316ARU-REEL7 | −40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5316BRU | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5316BRU-REEL | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5316BRU-REEL7 | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5326ARU | −40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5326ARU-REEL7 | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5326BRU | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5326BRU-REEL | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5326BRU-REEL7 | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5326BRUZ <sup>1</sup> | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5326BRUZ-REEL <sup>1</sup> | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | | AD5326BRUZ-REEL7 <sup>1</sup> | -40°C to +105°C | Thin Shrink Small Outline Package (TSSOP) | RU-16 | $<sup>^{1}</sup>$ Z = Pb-free part.