

Midas Components Limited Electra House 32 Southtown Road Great Yarmouth Norfolk NR31 0DU England Telephone Fax Email Website +44 (0)1493 602602 +44 (0)1493 665111 sales@midasdisplays.com www.midasdisplays.com



# **REVISION RECORD**

| REV. | REVISION DESCRIPTION | REV. DATE | REMARK |
|------|----------------------|-----------|--------|
|      |                      |           |        |
|      |                      |           |        |



## CONTENTS

| ITEM                                             | PAGE |
|--------------------------------------------------|------|
| 1. SCOPE                                         | 4    |
| 2. WARRANTY                                      | 4    |
| 3. FEATURES                                      | 4    |
| 4. MECHANICAL DATA                               | 5    |
| 5. MAXIMUM RATINGS                               | 6    |
| 6. ELECTRICAL CHARACTERISTICS                    | 7    |
| 6.1 D.C ELECTRICAL CHARACTERISTICS               |      |
| 6.2 ELECTRO-OPTICAL CHARACTERISTICS              |      |
| 7. INTERFACE                                     | 9    |
| 7.1 FUNCTION BLOCK DIAGRAM                       |      |
| 7.2 PANEL LAYOUT DIAGRAM                         |      |
| 7.3 PIN ASSIGNMENTS                              |      |
| 7.4 GRAPHIC DISPLAY DATA RAM ADDRESS MAP         |      |
| 7.5 INTERFACE TIMING CHART                       |      |
| 8. POWER ON / OFF SEQUENCE & APPLICATION CIRCUIT | 15   |
| 8.1 POWER ON / OFF SEQUENCE                      |      |
| 8.2 APPLICATION CIRCUIT                          |      |
| 8.3 COMMAND TABLE                                |      |
| 9. RELIABILITY TEST CONDITIONS                   | 17   |
| 10. EXTERNAL DIMENSION                           | 18   |
| 10.1 MODULE ASSEMBLY DRAWING                     |      |
| 10.2 FOOTPRINT DRAWING                           |      |

### 1. SCOPE

The purpose of this specification is to define the general provisions and quality requirements that apply to the supply of display cells manufactured by T  $\hat{a}a$ . This document, together with the Module Assembly Drawing, is the highest-level specification for this product. It describes the product, identifies supporting documents and contains specifications.

### 2. WARRANTY

T  $\hat{a}$   $\hat{a}$   $\hat{a}$   $\hat{A}$  varrants that the products delivered pursuant to this specification (or order) will conform to the agreed specifications for twelve (12) months from the shipping date ("Warranty Period"). T  $\hat{a}$   $\hat{a}$  is obligated to repair or replace the products which are found to be defective or inconsistent with the specifications during the Warranty Period without charge, on condition that the products are stored or used as the conditions specified in the specifications. Nevertheless, T  $\hat{a}$  is not obligated to repair or replace the products without charge if the defects or inconsistency are caused by the force majeure or the reckless behaviors of the customer.

After the Warranty Period, all repairs or replacements of the products are subject to charge.

# 3. FEATURES • manufacture • supply

- Small molecular organic light emitting diode.
- Color : Yellow
- Panel resolution : 128\*128
- Driver IC : SSD1327
- Excellent Quick response time : 10µs
- Extremely thin thickness for best mechanism design : 1.41 mm
- High contrast : 10000:1
- Wide viewing angle : Free
- Strong environmental resistance.
- 8-bit 6800-series Parallel Interface, 8-bit 8080-series Parallel Interface, Serial Peripheral Interface, I<sub>2</sub>C Interface.
- Wide range of operating temperature : -40 to 80°C
- Anti-glare polarizer.

## 4. MECHANICAL DATA

| NO | ITEM              | SPECIFICATION                  | UNIT            |
|----|-------------------|--------------------------------|-----------------|
| 1  | Dot Matrix        | 128 x 128                      | dot             |
| 2  | Dot Size          | 0.19 (W) x 0.19 (H)            | mm <sup>2</sup> |
| 3  | Dot Pitch         | 0.21 (W) x 0.21 (H)            | mm <sup>2</sup> |
| 4  | Aperture Rate     | 82                             | %               |
| 5  | Active Area       | 26.86 (W) x 26.86 (H)          | mm <sup>2</sup> |
| 6  | Panel Size        | 33.8 (W) x 36.5 (H)            | mm <sup>2</sup> |
| 7* | Panel Thickness   | 1.22 ± 0.1                     | mm              |
| 8  | Module Size       | 33.8 (W) x 43.7 (H) x 1.41 (T) | mm³             |
| 9  | Diagonal A/A size | 1.5                            | inch            |
| 10 | Module Weight     | 3.48 ± 10%                     | gram            |

\* Panel thickness includes substrate glass, cover glass and UV glue thickness.

# design • manufacture • supply

### 5. MAXIMUM RATINGS

| ITEM                 | MIN  | MAX | UNIT | Condition                                | Remark               |
|----------------------|------|-----|------|------------------------------------------|----------------------|
| Supply Voltage (Vci) | -0.3 | 4   | V    | Ta = 25°C                                | IC maximum<br>rating |
| Supply Voltage (Vcc) | 8    | 19  | V    | Ta = 25°C                                | IC maximum<br>rating |
| Operating Temp.      | -40  | 70  | °C   |                                          |                      |
| Storage Temp         | -40  | 85  | °C   |                                          |                      |
| Humidity             |      | 85  | %    |                                          |                      |
| Life Time (30K)(typ) |      |     | Hrs  | 120 cd/m <sup>2</sup> , 50% checkerboard | Note (1)             |
| Life Time (40K)(typ) |      |     | Hrs  | 95 cd/m², 50% checkerboard               | Note (2)             |
| Life Time (50K)(typ) |      |     | Hrs  | 80 cd/m², 50% checkerboard               | Note (3)             |

Note:

(A) Under Vcc = 15V, Ta = 25°C, 50% RH.

(B) Life time is defined the amount of time when the luminance has decayed to less than 50% of the initial measured luminance.

(1) Setting of 120 cd/m<sub>2</sub>:

- Contrast setting : 0x74

- Frame rate : 105Hz

- Duty setting : 1/128

(2) Setting of 95 cd/m<sub>2</sub> : Manufacture • Supply

- Contrast setting : 0x60

- Frame rate : 105Hz

- Duty setting : 1/128

(3) Setting of 80 cd/m<sub>2</sub> :

- Contrast setting : 0x4A
- Frame rate : 105Hz
- Duty setting : 1/128

## **6. ELECTRICAL CHARACTERISTICS**

## 6.1 D.C ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETERS                              | TEST<br>CONDITION                                                            | MIN                                | TYP  | MAX          | UNIT |
|--------|-----------------------------------------|------------------------------------------------------------------------------|------------------------------------|------|--------------|------|
| Vcc    | Driver power supply<br>(for OLED panel) | -                                                                            | 14.5                               | 15   | 15.5         | V    |
| Vcı    | Low voltage power<br>supply             | -                                                                            | 2.6                                | -    | 3.5          | V    |
| Vон    | High logic output level                 | lout=100 uA,                                                                 | 0.9* Vci                           | -    | Vci          | V    |
| Vol    | Low logic output level                  | lout=100uA,                                                                  | 0                                  | -    | 0.1* Vci     | V    |
| VIH    | High logic input level                  | lout=100uA,                                                                  | 0.8* Vci                           | -    | Vci          | V    |
| VIL    | Low logic input level                   | lout=100uA,                                                                  | 0                                  | -    | 0.2* Vci     | V    |
| lcc    | Vcc Supply Current                      | V <sub>Cl</sub> = 3.5V,<br>V <sub>Cc</sub> = 18V,<br>Display ON,<br>No panel | External<br>V <sub>DD</sub> = 2.5V | 600  | 750          | uA   |
|        |                                         | attached,<br>contrast = FF                                                   | Internal<br>V₀₀= 2.5V              | 600  | 750          |      |
| Icı    | Vci Supply Curr <mark>e</mark> nt       | Vci = 3.5V,<br>Vcc = 18V,<br>Display ON,<br>No panel                         | External<br>V <sub>DD</sub> = 2.5V | 35   | 50           | uA   |
|        |                                         | attached,<br>contrast = FF                                                   | Internal<br>V₀₀= 2.5V              | 95   | 120          |      |
| day    |                                         | Contrast=FF                                                                  |                                    | 300  | 370          | uA   |
| ues    | Segment output                          | Contrast=AF                                                                  | пе <u></u> •                       | 206  | <u>pp</u> ty | uA   |
| SEG    | current Setting                         | Contrast=7F                                                                  | -                                  | 150  | -            | uA   |
|        | Vcc=18V, IREF=10uA                      | Contrast=3F                                                                  | _                                  | 75   | _            | uA   |
|        |                                         | Contrast=1F                                                                  | -                                  | 37.5 | -            | uA   |

### **6.2 ELECTRO-OPTICAL CHARACTERISTICS**

### PANEL ELECTRICAL SPECIFICATIONS

| PARAMETER                        | MIN     | TYP. | MAX  | UNITS             | COMMENTS                   |
|----------------------------------|---------|------|------|-------------------|----------------------------|
| Normal mode current consumption  | -       | 15   | 17   | mA                | All pixels on              |
| Standby mode current consumption | -       | 1    | 2    | mA                | Standby mode 10% pixels on |
| Normal mode power consumption    | -       | 225  | 255  | mW                | All pixels on              |
| Standby mode power consumption   | -       | 15   | 30   | mW                | Standby mode 10% pixels on |
| Pixel Luminance                  | 80      | 100  |      | cd/m <sup>2</sup> | Display Average            |
| Standby Luminance                |         | 25   |      | cd/m <sup>2</sup> |                            |
| CIEx (Yellow)                    | 0.43    | 0.47 | 0.51 |                   | CIE1931                    |
| CIEy (Yellow)                    | 0.48    | 0.52 | 0.56 |                   | CIE1931                    |
| Dark Room Contrast               | 10000:1 |      |      |                   |                            |
| Viewing Angle                    |         | Free |      | degree            |                            |
| Response Time                    |         | 10   |      | μs                |                            |

Normal mode condition :

- Driving Voltage : 15V

- Contrast setting : 0x60

- Frame rate : 105Hz

- Duty setting : 1/128

Standby mode condition :

Driving Voltage : 15V - 7

- Contrast setting : 0x00

- Frame rate : 105Hz

- Duty setting : 1/128

### 7. INTERFACE

#### 7.1 FUNCTION BLOCK DIAGRAM



#### 7.2 PANEL LAYOUT DIAGRAM



### **7.3 PIN ASSIGNMENTS**

| PIN<br>NAME | PIN NO | DESCRIPTION                                                                        |
|-------------|--------|------------------------------------------------------------------------------------|
| VSS         | 1      | Ground.                                                                            |
| VCC         | 2      | Power supply for analog circuit.                                                   |
| VCOMH       | 3      | Com Voltage Output. A capacitor should be connected                                |
|             | _      | between this pin and Vss.                                                          |
| GPIO        | 4      | General I/O port.                                                                  |
| VCI         | 5      | Power supply for logic circuit.                                                    |
| VDD         | 6      | A capacitor should be connected between this pin and Vss.                          |
| BS1         | 7      | MCU bus interface selection pins.                                                  |
| BS2         | 8      | MCU bus interface selection pins.                                                  |
| VSS         | 9      | Ground.                                                                            |
| IREF        | 10     | Reference current input pin.                                                       |
|             | 10     | A resistor should be connected between this pin and Vss.                           |
| CS#         | 11     | Chip select input.                                                                 |
| RES#        | 12     | Reset signal input.                                                                |
| INEO#       |        | When it's low, initialization of SSD1327 is executed.                              |
|             | 13     | Data/ Command control.                                                             |
| D/C         |        | Pul <mark>l h</mark> igh for write/read disp <mark>l</mark> ay dat <mark>a.</mark> |
|             |        | Pul <mark>l l</mark> ow for write command or read status.                          |
| WR#         | 14     | MCU interface input.                                                               |
|             |        | Data write operation is initiated when it's pull low.                              |
| RD#         | 15     | MCU interface input.                                                               |
|             |        | Data read operation is initiated when it's pull low.                               |
| D0          | 16     | manufacture • supply                                                               |
| D1          | 17     | manalacture supply                                                                 |
| D2          | 18     | Data hua/fan narallal interface)                                                   |
| D3          | 19     | Data bus(for parallel interface)                                                   |
| D4          | 20     |                                                                                    |
| D5          | 21     |                                                                                    |
| D6          | 22     |                                                                                    |
| D7          | 23     |                                                                                    |
| VCC         | 24     | Power supply for analog circuit.                                                   |
| VSS         | 25     | Ground.                                                                            |

### 7.4 GRAPHIC DISPLAY DATA RAM ADDRESS MAP

The GDDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the RAM is 128x128x4 bits. For mechanical flexibility, re-mapping on both Segment and Common outputs can be selected by software. The GDDRAM address maps below tables show some examples on using the command "Set Re-map" A0h to re-map the GDDRAM. In the following tables, the lower nibble and higher nibble of D0, D1, D2 ... D8189, D8190, D8191 represent the 128x128 data bytes in the GDDRAM.



The GDDRAM map under the following condition: Command "Set Re-map" A0h is set to: Disable Column Address Re-map (A[0]=0) Disable Nibble Re-map (A[1]=0) Enable Vertical Address Increment (A[2]=1) Disable COM Re-map (A[4]=0) Display Start Line=00h Data byte sequence: D0, D1, D2 ... D8191

GDDRAM address map 2



The example in which the display start line register is set to 10h with the following condition:

Command "Set Re-map" A0h is set to:

Disable Column Address Re-map (A[0]=0) Disable Nibble Re-map (A[1]=0) Enable Horizontal Address Increment (A[2]=0) Enable COM Re-map (A[4]=1) Display Start Line=78h (corresponds to COM119)

Data byte sequence: D0, D1, D2 ... D8191

GDDRAM address map 4 SEG0 SEG1 SEG2 SEG3 SEG124 SEG125 SEG126 SEG127 SEG Outputs Column Address D0[7:4] D1[3:0] D1[7:4] D62[3:0] D62[7:4] D63[3:0] D0[3:0] D63[7:4] COM119 00 (HEX) COM118 D1[3:0] D64[7:4] D65[3:0] D65[7:4] D126[3:0] D126[7:4] D127[3:0] D127[7:4] 01 L T • COM121 D126[3:0] D9064[7: D8065[3:0] D9065[7:4 D8126[3:0] D8126[7:4] D8127[3:0] D8127[7:4 7E D127[3:0] D8190[7 COM120 7F D8128[7 D8129(3:0] D8129(7) D8190(3:0 D8191[3:0] D8191[7: COM Address Outputs (HEX) (Display Startline=78H) Nibble re-map A[1]=0 The GDDRAM map under the following condition: Command "Set Re-map" A0h is set to: Disable Column Address Re-map (A[0]=0) Disable Nibble Re-map (A[1]=0) Enable Horizontal Address Increment (A[2]=0) Disable COM Re-map (A[4]=0) Display Start Line=00h Column Start Address=01h Column End Address=3Eh Row Start Address=01h Row End Address=7Eh

Data byte sequence: D0, D1, D2 ... D7811



## 7.5 INTERFACE TIMING CHART

| V <sub>DD</sub> - V <sub>88</sub> = | = 2.4 to 2.6V, $V_{CI}$ = 3.3V, $T_A$ = 25°C) |     |     |     |      |
|-------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| Symbol                              | Parameter                                     | Min | Тур | Max | Unit |
| t <sub>evele</sub>                  | Clock Cycle Time                              | 300 | -   | -   | ns   |
| t <sub>AS</sub>                     | Address Setup Time                            | 10  | -   | -   | ns   |
| t <sub>AH</sub>                     | Address Hold Time                             | 0   | -   | -   | ns   |
| t <sub>DSW</sub>                    | Write Data Setup Time                         | 40  | -   | -   | ns   |
| t <sub>DHW</sub>                    | Write Data Hold Time                          | 7   | -   | -   | ns   |
| tDHR                                | Read Data Hold Time                           | 20  | -   | -   | ns   |
| toH                                 | Output Disable Time                           |     | -   | 70  | ns   |
| tACC                                | Access Time                                   |     | -   | 140 | ns   |
| tpwlr                               | Read Low Time                                 | 150 | -   | -   | ns   |
| tPWLW                               | Write Low Time                                | 60  | -   | -   | ns   |
| tpwhr                               | Read High Time                                | 60  | -   | -   | ns   |
| tpwnw                               | Write High Time                               | 60  | -   | -   | ns   |
| t <sub>R</sub>                      | Rise Time                                     | -   | -   | 15  | ns   |
| tF                                  | Fall Time                                     | -   | -   | 15  | ns   |
| t <sub>cs</sub>                     | Chip select setup time                        | 0   | -   | -   | ns   |
| t <sub>CSH</sub>                    | Chip select hold time to read signal          | 0   | -   | -   | ns   |
| t <sub>csf</sub>                    | Chip select hold time                         | 20  | -   | -   | ns   |

#### 8080-Series MCU Parallel Interface Timing Characteristics



## 8. POWER ON / OFF SEQUENCE & APPLICATION CIRCUIT 8.1 POWER ON / OFF SEQUENCE

### Power ON sequence:

#### 1. Power ON Vci.

- 2. After V<sub>CI</sub> becomes stable, set wait time at least 1ms (t<sub>0</sub>) for internal V<sub>DD</sub> become stable. Then set RES# pin LOW (logic low) for at least 100us (t<sub>1</sub>) (4) and then HIGH (logic high).
- 3. After set RES# pin LOW (logic low), wait for at least 100us (t<sub>2</sub>). Then Power ON  $V_{CC.(1)}$
- 4. After Vcc become stable, send command AFh for display ON. SEG/COM will be ON after 200ms( $t_{AF}$ ).



#### **Power OFF sequence:**

- 1. Send command AEh for display OFF.
- 2. Power OFF Vcc.(1), (2), (3)
- 3. Wait for toFF. Power OFF Vcl. (where Minimum toFF=80ms (5), Typical toFF=100ms)





#### Note:

- (1) Since an ESD protection circuit is connected between V<sub>CI</sub> and V<sub>CC</sub>, V<sub>CC</sub> becomes lower than V<sub>CI</sub> whenever V<sub>CI</sub> is ON and V<sub>CC</sub> is OFF as shown in the dotted line of V<sub>CC</sub> in above figures.
- (2) Vcc should be kept disable when it is OFF.
- (3) Power pins (Vci, Vcc) can never be pulled to ground under any circumstance.
- (4) The register values are reset after t1.
- (5) Vci should not be Power OFF before Vcc Power OFF

#### **8.2 APPLICATION CIRCUIT**



#### **Component:**

- C1, C2: 4.7uF/35V(Tantalum type) or VISHAY (572D475X0025A2T)
- C3, C4: 1uF/16V(0603)
- R1: 1M ohm (0603) 1%

This circuit is for 8080 8bits interface.

### 8.3 COMMAND TABLE

Refer to IC Spec.: SSD1327 an ufacture • SUDDLY

## 9. RELIABILITY TEST CONDITIONS

| No. | Items                                     | Specification                                                                                         | Quantity |
|-----|-------------------------------------------|-------------------------------------------------------------------------------------------------------|----------|
| 1   | High temp.<br>(Non-operation)             | 85°C, 240hrs                                                                                          | 5        |
| 2   | High temp. (Operation)                    | 70°C, 120hrs                                                                                          | 5        |
| 3   | Low temp. (Operation)                     | -40°C, 120hrs                                                                                         | 5        |
| 4   | High temp. / High<br>humidity (Operation) | 65°C, 90%RH, 120hrs                                                                                   | 5        |
| 5   | Thermal shock<br>(Non-operation)          | -40°C ~85°C (-40°C /30min;<br>transit /3min; 85°C /30min; transit<br>/3min) 1cycle: 66min, 100 cycles | 5        |
| 6   | Vibration                                 | Frequency : 5~50HZ, 0.5G<br>Scan rate : 1 oct/min<br>Time : 2 hrs/axis<br>Test axis : X, Y, Z         | 1 Carton |
| 7   | Drop                                      | Height: 120cm<br>Sequence : 1 angle > 3 edges and<br>6 faces<br>Cycles: 1                             | 1 Carton |
| 8   | ESD (Non-operation)                       | Air discharge model, ±8kV, 10<br>times                                                                | 5        |

# Test and measurement conditions

- 1. All measurements shall not be started until the specimens attain to temperature stability.
- 2. All-pixels-on is used as operation test pattern.
- 3. The degradation of Polarizer are ignored for item 1, 4 & 5.

### **Evaluation criteria**

- 1. The function test is OK.
- 2. No observable defects.
- 3. Luminance: > 50% of initial value.
- 4. Current consumption: within  $\pm$  50% of initial value.

#### **10.1 MODULE ASSEMBLY DRAWING**



| General     | Tolerance     | CONFIE | DENTIAL        | Scale  | Unit  | Sheet    | Sheet PROJECT CODE |          |
|-------------|---------------|--------|----------------|--------|-------|----------|--------------------|----------|
| Length (mm) | Tolerance(mm) | () E   | Third<br>Angle | 2.5:1  | mm    | 1/1      | DADT NAME          | DEVISION |
| 0~8         | ±0.1          | Ψ      | Projection     |        |       |          | PART NAME          | REVISION |
| 8~25        | ±0.2          | M.E.   | E.E.           | Module | Spec. | Approved | PARTS NO.          | REVISION |
| 25 ~ 50     | ±0.3          |        |                |        |       |          |                    |          |

### **10.2 FOOTPRINT DRAWING**

